1 /* 2 * Configuation settings for the Freescale MCF54455 EVB board. 3 * 4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc. 5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com) 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 10 /* 11 * board/config.h - configuration options, board specific 12 */ 13 14 #ifndef _M54455EVB_H 15 #define _M54455EVB_H 16 17 /* 18 * High Level Configuration Options 19 * (easy to change) 20 */ 21 #define CONFIG_M54455EVB /* M54455EVB board */ 22 23 #define CONFIG_MCFUART 24 #define CONFIG_SYS_UART_PORT (0) 25 26 #define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*) 27 28 #undef CONFIG_WATCHDOG 29 30 #define CONFIG_TIMESTAMP /* Print image info with timestamp */ 31 32 /* 33 * BOOTP options 34 */ 35 #define CONFIG_BOOTP_BOOTFILESIZE 36 #define CONFIG_BOOTP_BOOTPATH 37 #define CONFIG_BOOTP_GATEWAY 38 #define CONFIG_BOOTP_HOSTNAME 39 40 /* Network configuration */ 41 #define CONFIG_MCFFEC 42 #ifdef CONFIG_MCFFEC 43 # define CONFIG_MII 1 44 # define CONFIG_MII_INIT 1 45 # define CONFIG_SYS_DISCOVER_PHY 46 # define CONFIG_SYS_RX_ETH_BUFFER 8 47 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 48 49 # define CONFIG_SYS_FEC0_PINMUX 0 50 # define CONFIG_SYS_FEC1_PINMUX 0 51 # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE 52 # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE 53 # define MCFFEC_TOUT_LOOP 50000 54 # define CONFIG_HAS_ETH1 55 56 # define CONFIG_ETHPRIME "FEC0" 57 # define CONFIG_IPADDR 192.162.1.2 58 # define CONFIG_NETMASK 255.255.255.0 59 # define CONFIG_SERVERIP 192.162.1.1 60 # define CONFIG_GATEWAYIP 192.162.1.1 61 62 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ 63 # ifndef CONFIG_SYS_DISCOVER_PHY 64 # define FECDUPLEX FULL 65 # define FECSPEED _100BASET 66 # else 67 # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN 68 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN 69 # endif 70 # endif /* CONFIG_SYS_DISCOVER_PHY */ 71 #endif 72 73 #define CONFIG_HOSTNAME M54455EVB 74 #ifdef CONFIG_SYS_STMICRO_BOOT 75 /* ST Micro serial flash */ 76 #define CONFIG_SYS_LOAD_ADDR2 0x40010013 77 #define CONFIG_EXTRA_ENV_SETTINGS \ 78 "netdev=eth0\0" \ 79 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 80 "loadaddr=0x40010000\0" \ 81 "sbfhdr=sbfhdr.bin\0" \ 82 "uboot=u-boot.bin\0" \ 83 "load=tftp ${loadaddr} ${sbfhdr};" \ 84 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \ 85 "upd=run load; run prog\0" \ 86 "prog=sf probe 0:1 1000000 3;" \ 87 "sf erase 0 30000;" \ 88 "sf write ${loadaddr} 0 0x30000;" \ 89 "save\0" \ 90 "" 91 #else 92 /* Atmel and Intel */ 93 #ifdef CONFIG_SYS_ATMEL_BOOT 94 # define CONFIG_SYS_UBOOT_END 0x0403FFFF 95 #elif defined(CONFIG_SYS_INTEL_BOOT) 96 # define CONFIG_SYS_UBOOT_END 0x3FFFF 97 #endif 98 #define CONFIG_EXTRA_ENV_SETTINGS \ 99 "netdev=eth0\0" \ 100 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \ 101 "loadaddr=0x40010000\0" \ 102 "uboot=u-boot.bin\0" \ 103 "load=tftp ${loadaddr} ${uboot}\0" \ 104 "upd=run load; run prog\0" \ 105 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \ 106 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \ 107 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \ 108 __stringify(CONFIG_SYS_UBOOT_END) ";" \ 109 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \ 110 " ${filesize}; save\0" \ 111 "" 112 #endif 113 114 /* ATA configuration */ 115 #define CONFIG_IDE_RESET 1 116 #define CONFIG_IDE_PREINIT 1 117 #define CONFIG_ATAPI 118 #undef CONFIG_LBA48 119 120 #define CONFIG_SYS_IDE_MAXBUS 1 121 #define CONFIG_SYS_IDE_MAXDEVICE 2 122 123 #define CONFIG_SYS_ATA_BASE_ADDR 0x90000000 124 #define CONFIG_SYS_ATA_IDE0_OFFSET 0 125 126 #define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */ 127 #define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */ 128 #define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */ 129 #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */ 130 131 /* Realtime clock */ 132 #define CONFIG_MCFRTC 133 #undef RTC_DEBUG 134 #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ) 135 136 /* Timer */ 137 #define CONFIG_MCFTMR 138 #undef CONFIG_MCFPIT 139 140 /* I2c */ 141 #define CONFIG_SYS_I2C 142 #define CONFIG_SYS_I2C_FSL 143 #define CONFIG_SYS_FSL_I2C_SPEED 80000 144 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 145 #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 146 #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR 147 148 /* DSPI and Serial Flash */ 149 #define CONFIG_CF_SPI 150 #define CONFIG_CF_DSPI 151 #define CONFIG_HARD_SPI 152 #define CONFIG_SYS_SBFHDR_SIZE 0x13 153 #ifdef CONFIG_CMD_SPI 154 155 # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \ 156 DSPI_CTAR_PCSSCK_1CLK | \ 157 DSPI_CTAR_PASC(0) | \ 158 DSPI_CTAR_PDT(0) | \ 159 DSPI_CTAR_CSSCK(0) | \ 160 DSPI_CTAR_ASC(0) | \ 161 DSPI_CTAR_DT(1)) 162 #endif 163 164 /* PCI */ 165 #ifdef CONFIG_CMD_PCI 166 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1 167 168 #define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4 169 170 #define CONFIG_SYS_PCI_MEM_BUS 0xA0000000 171 #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS 172 #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 173 174 #define CONFIG_SYS_PCI_IO_BUS 0xB1000000 175 #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS 176 #define CONFIG_SYS_PCI_IO_SIZE 0x01000000 177 178 #define CONFIG_SYS_PCI_CFG_BUS 0xB0000000 179 #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS 180 #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000 181 #endif 182 183 /* FPGA - Spartan 2 */ 184 /* experiment 185 #define CONFIG_FPGA_COUNT 1 186 #define CONFIG_SYS_FPGA_PROG_FEEDBACK 187 #define CONFIG_SYS_FPGA_CHECK_CTRLC 188 */ 189 190 /* Input, PCI, Flexbus, and VCO */ 191 #define CONFIG_EXTRA_CLOCK 192 193 #define CONFIG_PRAM 2048 /* 2048 KB */ 194 195 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 196 197 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000) 198 199 #define CONFIG_SYS_MBAR 0xFC000000 200 201 /* 202 * Low Level Configuration Settings 203 * (address mappings, register initial values, etc.) 204 * You should know what you are doing if you make changes here. 205 */ 206 207 /*----------------------------------------------------------------------- 208 * Definitions for initial stack pointer and data area (in DPRAM) 209 */ 210 #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 211 #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */ 212 #define CONFIG_SYS_INIT_RAM_CTRL 0x221 213 #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32) 214 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 215 #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32) 216 217 /*----------------------------------------------------------------------- 218 * Start addresses for the final memory configuration 219 * (Set up by the startup code) 220 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 221 */ 222 #define CONFIG_SYS_SDRAM_BASE 0x40000000 223 #define CONFIG_SYS_SDRAM_BASE1 0x48000000 224 #define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */ 225 #define CONFIG_SYS_SDRAM_CFG1 0x65311610 226 #define CONFIG_SYS_SDRAM_CFG2 0x59670000 227 #define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000 228 #define CONFIG_SYS_SDRAM_EMOD 0x40010000 229 #define CONFIG_SYS_SDRAM_MODE 0x00010033 230 #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA 231 232 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 233 #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) 234 235 #ifdef CONFIG_CF_SBF 236 # define CONFIG_SERIAL_BOOT 237 # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400) 238 #else 239 # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) 240 #endif 241 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 242 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 243 244 /* Reserve 256 kB for malloc() */ 245 #define CONFIG_SYS_MALLOC_LEN (256 << 10) 246 247 /* 248 * For booting Linux, the board info and command line data 249 * have to be in the first 8 MB of memory, since this is 250 * the maximum mapped by the Linux kernel during initialization ?? 251 */ 252 /* Initial Memory map for Linux */ 253 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) 254 255 /* 256 * Configuration for environment 257 * Environment is not embedded in u-boot. First time runing may have env 258 * crc error warning if there is no correct environment on the flash. 259 */ 260 #ifdef CONFIG_CF_SBF 261 # define CONFIG_ENV_SPI_CS 1 262 #endif 263 #undef CONFIG_ENV_OVERWRITE 264 265 /*----------------------------------------------------------------------- 266 * FLASH organization 267 */ 268 #ifdef CONFIG_SYS_STMICRO_BOOT 269 # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 270 # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE 271 # define CONFIG_ENV_OFFSET 0x30000 272 # define CONFIG_ENV_SIZE 0x2000 273 # define CONFIG_ENV_SECT_SIZE 0x10000 274 #endif 275 #ifdef CONFIG_SYS_ATMEL_BOOT 276 # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 277 # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE 278 # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE 279 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) 280 # define CONFIG_ENV_SIZE 0x2000 281 # define CONFIG_ENV_SECT_SIZE 0x10000 282 #endif 283 #ifdef CONFIG_SYS_INTEL_BOOT 284 # define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE 285 # define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE 286 # define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE 287 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000) 288 # define CONFIG_ENV_SIZE 0x2000 289 # define CONFIG_ENV_SECT_SIZE 0x20000 290 #endif 291 292 #define CONFIG_SYS_FLASH_CFI 293 #ifdef CONFIG_SYS_FLASH_CFI 294 295 # define CONFIG_FLASH_CFI_DRIVER 1 296 # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 297 # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */ 298 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT 299 # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ 300 # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */ 301 # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ 302 # define CONFIG_SYS_FLASH_CHECKSUM 303 # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE } 304 # define CONFIG_FLASH_CFI_LEGACY 305 306 #ifdef CONFIG_FLASH_CFI_LEGACY 307 # define CONFIG_SYS_ATMEL_REGION 4 308 # define CONFIG_SYS_ATMEL_TOTALSECT 11 309 # define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7} 310 # define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000} 311 #endif 312 #endif 313 314 /* 315 * This is setting for JFFS2 support in u-boot. 316 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support. 317 */ 318 #ifdef CONFIG_CMD_JFFS2 319 #ifdef CF_STMICRO_BOOT 320 # define CONFIG_JFFS2_DEV "nor1" 321 # define CONFIG_JFFS2_PART_SIZE 0x01000000 322 # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000) 323 #endif 324 #ifdef CONFIG_SYS_ATMEL_BOOT 325 # define CONFIG_JFFS2_DEV "nor1" 326 # define CONFIG_JFFS2_PART_SIZE 0x01000000 327 # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000) 328 #endif 329 #ifdef CONFIG_SYS_INTEL_BOOT 330 # define CONFIG_JFFS2_DEV "nor0" 331 # define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000) 332 # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000) 333 #endif 334 #endif 335 336 /*----------------------------------------------------------------------- 337 * Cache Configuration 338 */ 339 #define CONFIG_SYS_CACHELINE_SIZE 16 340 341 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 342 CONFIG_SYS_INIT_RAM_SIZE - 8) 343 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ 344 CONFIG_SYS_INIT_RAM_SIZE - 4) 345 #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA) 346 #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA) 347 #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \ 348 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ 349 CF_ACR_EN | CF_ACR_SM_ALL) 350 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \ 351 CF_CACR_ICINVA | CF_CACR_EUSP) 352 #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \ 353 CF_CACR_DEC | CF_CACR_DDCM_P | \ 354 CF_CACR_DCINVA) & ~CF_CACR_ICINVA) 355 356 /*----------------------------------------------------------------------- 357 * Memory bank definitions 358 */ 359 /* 360 * CS0 - NOR Flash 1, 2, 4, or 8MB 361 * CS1 - CompactFlash and registers 362 * CS2 - CPLD 363 * CS3 - FPGA 364 * CS4 - Available 365 * CS5 - Available 366 */ 367 368 #if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT) 369 /* Atmel Flash */ 370 #define CONFIG_SYS_CS0_BASE 0x04000000 371 #define CONFIG_SYS_CS0_MASK 0x00070001 372 #define CONFIG_SYS_CS0_CTRL 0x00001140 373 /* Intel Flash */ 374 #define CONFIG_SYS_CS1_BASE 0x00000000 375 #define CONFIG_SYS_CS1_MASK 0x01FF0001 376 #define CONFIG_SYS_CS1_CTRL 0x00000D60 377 378 #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE 379 #else 380 /* Intel Flash */ 381 #define CONFIG_SYS_CS0_BASE 0x00000000 382 #define CONFIG_SYS_CS0_MASK 0x01FF0001 383 #define CONFIG_SYS_CS0_CTRL 0x00000D60 384 /* Atmel Flash */ 385 #define CONFIG_SYS_CS1_BASE 0x04000000 386 #define CONFIG_SYS_CS1_MASK 0x00070001 387 #define CONFIG_SYS_CS1_CTRL 0x00001140 388 389 #define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE 390 #endif 391 392 /* CPLD */ 393 #define CONFIG_SYS_CS2_BASE 0x08000000 394 #define CONFIG_SYS_CS2_MASK 0x00070001 395 #define CONFIG_SYS_CS2_CTRL 0x003f1140 396 397 /* FPGA */ 398 #define CONFIG_SYS_CS3_BASE 0x09000000 399 #define CONFIG_SYS_CS3_MASK 0x00070001 400 #define CONFIG_SYS_CS3_CTRL 0x00000020 401 402 #endif /* _M54455EVB_H */ 403