xref: /openbmc/u-boot/include/configs/M54451EVB.h (revision bf9a5215)
1 /*
2  * Configuation settings for the Freescale MCF54451 EVB board.
3  *
4  * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6  *
7  * See file CREDITS for list of people who contributed to this
8  * project.
9  *
10  * This program is free software; you can redistribute it and/or
11  * modify it under the terms of the GNU General Public License as
12  * published by the Free Software Foundation; either version 2 of
13  * the License, or (at your option) any later version.
14  *
15  * This program is distributed in the hope that it will be useful,
16  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
18  * GNU General Public License for more details.
19  *
20  * You should have received a copy of the GNU General Public License
21  * along with this program; if not, write to the Free Software
22  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23  * MA 02111-1307 USA
24  */
25 
26 /*
27  * board/config.h - configuration options, board specific
28  */
29 
30 #ifndef _M54451EVB_H
31 #define _M54451EVB_H
32 
33 /*
34  * High Level Configuration Options
35  * (easy to change)
36  */
37 #define CONFIG_MCF5445x		/* define processor family */
38 #define CONFIG_M54451		/* define processor type */
39 #define CONFIG_M54451EVB	/* M54451EVB board */
40 
41 #define CONFIG_MCFUART
42 #define CONFIG_SYS_UART_PORT		(0)
43 #define CONFIG_BAUDRATE		115200
44 #define CONFIG_SYS_BAUDRATE_TABLE	{ 9600 , 19200 , 38400 , 57600, 115200 }
45 
46 #undef CONFIG_WATCHDOG
47 
48 #define CONFIG_TIMESTAMP	/* Print image info with timestamp */
49 
50 /*
51  * BOOTP options
52  */
53 #define CONFIG_BOOTP_BOOTFILESIZE
54 #define CONFIG_BOOTP_BOOTPATH
55 #define CONFIG_BOOTP_GATEWAY
56 #define CONFIG_BOOTP_HOSTNAME
57 
58 /* Command line configuration */
59 #include <config_cmd_default.h>
60 
61 #define CONFIG_CMD_BOOTD
62 #define CONFIG_CMD_CACHE
63 #define CONFIG_CMD_DATE
64 #define CONFIG_CMD_DHCP
65 #define CONFIG_CMD_ELF
66 #define CONFIG_CMD_FLASH
67 #define CONFIG_CMD_I2C
68 #undef CONFIG_CMD_JFFS2
69 #define CONFIG_CMD_MEMORY
70 #define CONFIG_CMD_MISC
71 #define CONFIG_CMD_MII
72 #define CONFIG_CMD_NET
73 #define CONFIG_CMD_NFS
74 #define CONFIG_CMD_PING
75 #define CONFIG_CMD_REGINFO
76 #define CONFIG_CMD_SPI
77 #define CONFIG_CMD_SF
78 
79 #undef CONFIG_CMD_LOADB
80 #undef CONFIG_CMD_LOADS
81 
82 /* Network configuration */
83 #define CONFIG_MCFFEC
84 #ifdef CONFIG_MCFFEC
85 #	define CONFIG_NET_MULTI		1
86 #	define CONFIG_MII		1
87 #	define CONFIG_MII_INIT		1
88 #	define CONFIG_SYS_DISCOVER_PHY
89 #	define CONFIG_SYS_RX_ETH_BUFFER	8
90 #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
91 
92 #	define CONFIG_SYS_FEC0_PINMUX	0
93 #	define CONFIG_SYS_FEC0_MIIBASE	CONFIG_SYS_FEC0_IOBASE
94 #	define MCFFEC_TOUT_LOOP 50000
95 
96 #	define CONFIG_BOOTDELAY	1	/* autoboot after 5 seconds */
97 #	define CONFIG_BOOTARGS		"root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
98 #	define CONFIG_ETHADDR		00:e0:0c:bc:e5:60
99 #	define CONFIG_ETHPRIME		"FEC0"
100 #	define CONFIG_IPADDR		192.162.1.2
101 #	define CONFIG_NETMASK		255.255.255.0
102 #	define CONFIG_SERVERIP		192.162.1.1
103 #	define CONFIG_GATEWAYIP		192.162.1.1
104 #	define CONFIG_OVERWRITE_ETHADDR_ONCE
105 
106 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
107 #	ifndef CONFIG_SYS_DISCOVER_PHY
108 #		define FECDUPLEX	FULL
109 #		define FECSPEED		_100BASET
110 #	else
111 #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
112 #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
113 #		endif
114 #	endif			/* CONFIG_SYS_DISCOVER_PHY */
115 #endif
116 
117 #define CONFIG_HOSTNAME		M54451EVB
118 #ifdef CONFIG_SYS_STMICRO_BOOT
119 /* ST Micro serial flash */
120 #define	CONFIG_SYS_LOAD_ADDR2		0x40010007
121 #define CONFIG_EXTRA_ENV_SETTINGS		\
122 	"netdev=eth0\0"				\
123 	"inpclk=" MK_STR(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
124 	"loadaddr=0x40010000\0"			\
125 	"sbfhdr=sbfhdr.bin\0"			\
126 	"uboot=u-boot.bin\0"			\
127 	"load=tftp ${loadaddr} ${sbfhdr};"	\
128 	"tftp " MK_STR(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0"	\
129 	"upd=run load; run prog\0"		\
130 	"prog=sf probe 0:1 10000 1;"		\
131 	"sf erase 0 30000;"			\
132 	"sf write ${loadaddr} 0 30000;"		\
133 	"save\0"				\
134 	""
135 #else
136 #define CONFIG_SYS_UBOOT_END	0x3FFFF
137 #define CONFIG_EXTRA_ENV_SETTINGS		\
138 	"netdev=eth0\0"				\
139 	"inpclk=" MK_STR(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
140 	"loadaddr=40010000\0"			\
141 	"u-boot=u-boot.bin\0"			\
142 	"load=tftp ${loadaddr) ${u-boot}\0"	\
143 	"upd=run load; run prog\0"		\
144 	"prog=prot off 0 " MK_STR(CONFIG_SYS_UBOOT_END)	\
145 	"; era 0 " MK_STR(CONFIG_SYS_UBOOT_END) " ;"	\
146 	"cp.b ${loadaddr} 0 ${filesize};"	\
147 	"save\0"				\
148 	""
149 #endif
150 
151 /* Realtime clock */
152 #define CONFIG_MCFRTC
153 #undef RTC_DEBUG
154 #define CONFIG_SYS_RTC_OSCILLATOR	(32 * CONFIG_SYS_HZ)
155 
156 /* Timer */
157 #define CONFIG_MCFTMR
158 #undef CONFIG_MCFPIT
159 
160 /* I2c */
161 #define CONFIG_FSL_I2C
162 #define CONFIG_HARD_I2C		/* I2C with hardware support */
163 #undef	CONFIG_SOFT_I2C		/* I2C bit-banged               */
164 #define CONFIG_SYS_I2C_SPEED		80000	/* I2C speed and slave address  */
165 #define CONFIG_SYS_I2C_SLAVE		0x7F
166 #define CONFIG_SYS_I2C_OFFSET		0x58000
167 #define CONFIG_SYS_IMMR			CONFIG_SYS_MBAR
168 
169 /* DSPI and Serial Flash */
170 #define CONFIG_CF_DSPI
171 #define CONFIG_SERIAL_FLASH
172 #define CONFIG_HARD_SPI
173 #define CONFIG_SYS_SER_FLASH_BASE	0x01000000
174 #define CONFIG_SYS_SBFHDR_SIZE		0x7
175 #ifdef CONFIG_CMD_SPI
176 #	define CONFIG_SPI_FLASH
177 #	define CONFIG_SPI_FLASH_STMICRO
178 
179 #	define CONFIG_SYS_DSPI_DCTAR0	(DSPI_DCTAR_TRSZ(7) | \
180 					 DSPI_DCTAR_CPOL | \
181 					 DSPI_DCTAR_CPHA | \
182 					 DSPI_DCTAR_PCSSCK_1CLK | \
183 					 DSPI_DCTAR_PASC(0) | \
184 					 DSPI_DCTAR_PDT(0) | \
185 					 DSPI_DCTAR_CSSCK(0) | \
186 					 DSPI_DCTAR_ASC(0) | \
187 					 DSPI_DCTAR_PBR(0) | \
188 					 DSPI_DCTAR_DT(1) | \
189 					 DSPI_DCTAR_BR(1))
190 #endif
191 
192 /* Input, PCI, Flexbus, and VCO */
193 #define CONFIG_EXTRA_CLOCK
194 
195 #define CONFIG_PRAM			2048	/* 2048 KB */
196 
197 #define CONFIG_SYS_PROMPT		"-> "
198 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
199 
200 #if defined(CONFIG_CMD_KGDB)
201 #define CONFIG_SYS_CBSIZE			1024	/* Console I/O Buffer Size */
202 #else
203 #define CONFIG_SYS_CBSIZE			256	/* Console I/O Buffer Size */
204 #endif
205 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
206 #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
207 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
208 
209 #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE + 0x10000)
210 
211 #define CONFIG_SYS_HZ			1000
212 
213 #define CONFIG_SYS_MBAR			0xFC000000
214 
215 /*
216  * Low Level Configuration Settings
217  * (address mappings, register initial values, etc.)
218  * You should know what you are doing if you make changes here.
219  */
220 
221 /*-----------------------------------------------------------------------
222  * Definitions for initial stack pointer and data area (in DPRAM)
223  */
224 #define CONFIG_SYS_INIT_RAM_ADDR	0x80000000
225 #define CONFIG_SYS_INIT_RAM_END	0x8000	/* End of used area in internal SRAM */
226 #define CONFIG_SYS_INIT_RAM_CTRL	0x221
227 #define CONFIG_SYS_GBL_DATA_SIZE	256	/* size in bytes reserved for initial data */
228 #define CONFIG_SYS_GBL_DATA_OFFSET	((CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) - 32)
229 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
230 #define CONFIG_SYS_SBFHDR_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END - 32)
231 
232 /*-----------------------------------------------------------------------
233  * Start addresses for the final memory configuration
234  * (Set up by the startup code)
235  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
236  */
237 #define CONFIG_SYS_SDRAM_BASE		0x40000000
238 #define CONFIG_SYS_SDRAM_SIZE		128	/* SDRAM size in MB */
239 #define CONFIG_SYS_SDRAM_CFG1		0x33633F30
240 #define CONFIG_SYS_SDRAM_CFG2		0x57670000
241 #define CONFIG_SYS_SDRAM_CTRL		0xE20D2C00
242 #define CONFIG_SYS_SDRAM_EMOD		0x80810000
243 #define CONFIG_SYS_SDRAM_MODE		0x008D0000
244 #define CONFIG_SYS_SDRAM_DRV_STRENGTH	0x44
245 
246 #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
247 #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
248 
249 #ifdef CONFIG_CF_SBF
250 #	define CONFIG_SYS_MONITOR_BASE	(TEXT_BASE + 0x400)
251 #else
252 #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
253 #endif
254 #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
255 #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
256 #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
257 
258 /*
259  * For booting Linux, the board info and command line data
260  * have to be in the first 8 MB of memory, since this is
261  * the maximum mapped by the Linux kernel during initialization ??
262  */
263 /* Initial Memory map for Linux */
264 #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
265 
266 /* Configuration for environment
267  * Environment is embedded in u-boot in the second sector of the flash
268  */
269 #if defined(CONFIG_SYS_STMICRO_BOOT)
270 #	define CONFIG_ENV_IS_IN_SPI_FLASH	1
271 #	define CONFIG_ENV_SPI_CS		1
272 #	define CONFIG_ENV_OFFSET		0x20000
273 #	define CONFIG_ENV_SIZE		0x2000
274 #	define CONFIG_ENV_SECT_SIZE	0x10000
275 #else
276 #	define CONFIG_ENV_IS_IN_FLASH	1
277 #	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x8000)
278 #	define CONFIG_ENV_SIZE		0x2000
279 #	define CONFIG_ENV_SECT_SIZE	0x8000
280 #endif
281 #undef CONFIG_ENV_OVERWRITE
282 #undef CONFIG_ENV_IS_EMBEDDED
283 
284 /*-----------------------------------------------------------------------
285  * FLASH organization
286  */
287 #ifdef CONFIG_SYS_STMICRO_BOOT
288 #	define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_SER_FLASH_BASE
289 #	define CONFIG_SYS_FLASH0_BASE		CONFIG_SYS_SER_FLASH_BASE
290 #	define CONFIG_SYS_FLASH1_BASE		CONFIG_SYS_CS0_BASE
291 #else
292 #	define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
293 #	define CONFIG_SYS_FLASH0_BASE		CONFIG_SYS_CS0_BASE
294 #	define CONFIG_SYS_FLASH1_BASE		CONFIG_SYS_SER_FLASH_BASE
295 #endif
296 
297 #define CONFIG_SYS_FLASH_CFI
298 #ifdef CONFIG_SYS_FLASH_CFI
299 
300 #	define CONFIG_FLASH_CFI_DRIVER	1
301 #	define CONFIG_SYS_FLASH_USE_BUFFER_WRITE	1
302 #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
303 #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
304 #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
305 #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
306 #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
307 #	define CONFIG_SYS_FLASH_CHECKSUM
308 #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_CS0_BASE }
309 
310 #endif
311 
312 /*
313  * This is setting for JFFS2 support in u-boot.
314  * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
315  */
316 #ifdef CONFIG_CMD_JFFS2
317 #	define CONFIG_JFFS2_DEV		"nor0"
318 #	define CONFIG_JFFS2_PART_SIZE	0x01000000
319 #	define CONFIG_JFFS2_PART_OFFSET	(CONFIG_SYS_FLASH0_BASE + 0x500000)
320 #endif
321 
322 /* Cache Configuration */
323 #define CONFIG_SYS_CACHELINE_SIZE		16
324 
325 /*-----------------------------------------------------------------------
326  * Memory bank definitions
327  */
328 /*
329  * CS0 - NOR Flash 16MB
330  * CS1 - Available
331  * CS2 - Available
332  * CS3 - Available
333  * CS4 - Available
334  * CS5 - Available
335  */
336 
337  /* Flash */
338 #define CONFIG_SYS_CS0_BASE		0x00000000
339 #define CONFIG_SYS_CS0_MASK		0x00FF0001
340 #define CONFIG_SYS_CS0_CTRL		0x00004D80
341 
342 #define CONFIG_SYS_SPANSION_BASE	CONFIG_SYS_CS0_BASE
343 
344 #endif				/* _M54451EVB_H */
345