xref: /openbmc/u-boot/include/configs/M5282EVB.h (revision ee7bb5be)
1 /*
2  * Configuation settings for the Motorola MC5282EVB board.
3  *
4  * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 /*
10  * board/config.h - configuration options, board specific
11  */
12 
13 #ifndef _CONFIG_M5282EVB_H
14 #define _CONFIG_M5282EVB_H
15 
16 /*
17  * High Level Configuration Options
18  * (easy to change)
19  */
20 #define CONFIG_MCFTMR
21 
22 #define CONFIG_MCFUART
23 #define CONFIG_SYS_UART_PORT		(0)
24 #define CONFIG_BAUDRATE		115200
25 
26 #undef	CONFIG_MONITOR_IS_IN_RAM	/* define if monitor is started from a pre-loader */
27 
28 /* Configuration for environment
29  * Environment is embedded in u-boot in the second sector of the flash
30  */
31 #define CONFIG_ENV_ADDR		0xffe04000
32 #define CONFIG_ENV_SIZE		0x2000
33 #define CONFIG_ENV_IS_IN_FLASH	1
34 
35 #define LDS_BOARD_TEXT \
36 	. = DEFINED(env_offset) ? env_offset : .; \
37 	common/env_embedded.o (.text*);
38 
39 /*
40  * BOOTP options
41  */
42 #define CONFIG_BOOTP_BOOTFILESIZE
43 #define CONFIG_BOOTP_BOOTPATH
44 #define CONFIG_BOOTP_GATEWAY
45 #define CONFIG_BOOTP_HOSTNAME
46 
47 /*
48  * Command line configuration.
49  */
50 
51 #define CONFIG_MCFFEC
52 #ifdef CONFIG_MCFFEC
53 #	define CONFIG_MII		1
54 #	define CONFIG_MII_INIT		1
55 #	define CONFIG_SYS_DISCOVER_PHY
56 #	define CONFIG_SYS_RX_ETH_BUFFER	8
57 #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
58 
59 #	define CONFIG_SYS_FEC0_PINMUX		0
60 #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
61 #	define MCFFEC_TOUT_LOOP		50000
62 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
63 #	ifndef CONFIG_SYS_DISCOVER_PHY
64 #		define FECDUPLEX	FULL
65 #		define FECSPEED		_100BASET
66 #	else
67 #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
68 #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
69 #		endif
70 #	endif			/* CONFIG_SYS_DISCOVER_PHY */
71 #endif
72 
73 #define CONFIG_BOOTDELAY	5
74 #ifdef CONFIG_MCFFEC
75 #	define CONFIG_IPADDR	192.162.1.2
76 #	define CONFIG_NETMASK	255.255.255.0
77 #	define CONFIG_SERVERIP	192.162.1.1
78 #	define CONFIG_GATEWAYIP	192.162.1.1
79 #endif				/* CONFIG_MCFFEC */
80 
81 #define CONFIG_HOSTNAME		M5282EVB
82 #define CONFIG_EXTRA_ENV_SETTINGS		\
83 	"netdev=eth0\0"				\
84 	"loadaddr=10000\0"			\
85 	"u-boot=u-boot.bin\0"			\
86 	"load=tftp ${loadaddr) ${u-boot}\0"	\
87 	"upd=run load; run prog\0"		\
88 	"prog=prot off ffe00000 ffe3ffff;"	\
89 	"era ffe00000 ffe3ffff;"		\
90 	"cp.b ${loadaddr} ffe00000 ${filesize};"\
91 	"save\0"				\
92 	""
93 
94 #define	CONFIG_SYS_LONGHELP		/* undef to save memory         */
95 
96 #if defined(CONFIG_CMD_KGDB)
97 #define	CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size      */
98 #else
99 #define	CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size      */
100 #endif
101 #define	CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
102 #define	CONFIG_SYS_MAXARGS		16	/* max number of command args   */
103 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
104 
105 #define CONFIG_SYS_LOAD_ADDR		0x20000
106 
107 #define CONFIG_SYS_MEMTEST_START	0x400
108 #define CONFIG_SYS_MEMTEST_END		0x380000
109 
110 #define	CONFIG_SYS_CLK			64000000
111 
112 /* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
113 
114 #define CONFIG_SYS_MFD			0x02	/* PLL Multiplication Factor Devider */
115 #define CONFIG_SYS_RFD			0x00	/* PLL Reduce Frecuency Devider */
116 
117 /*
118  * Low Level Configuration Settings
119  * (address mappings, register initial values, etc.)
120  * You should know what you are doing if you make changes here.
121  */
122 #define	CONFIG_SYS_MBAR		0x40000000
123 
124 /*-----------------------------------------------------------------------
125  * Definitions for initial stack pointer and data area (in DPRAM)
126  */
127 #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
128 #define CONFIG_SYS_INIT_RAM_SIZE	0x10000	/* Size of used area in internal SRAM    */
129 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
130 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
131 
132 /*-----------------------------------------------------------------------
133  * Start addresses for the final memory configuration
134  * (Set up by the startup code)
135  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
136  */
137 #define CONFIG_SYS_SDRAM_BASE		0x00000000
138 #define	CONFIG_SYS_SDRAM_SIZE		16	/* SDRAM size in MB */
139 #define CONFIG_SYS_FLASH_BASE		CONFIG_SYS_CS0_BASE
140 #define	CONFIG_SYS_INT_FLASH_BASE	0xf0000000
141 #define CONFIG_SYS_INT_FLASH_ENABLE	0x21
142 
143 /* If M5282 port is fully implemented the monitor base will be behind
144  * the vector table. */
145 #if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
146 #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
147 #else
148 #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_TEXT_BASE + 0x418)	/* 24 Byte for CFM-Config */
149 #endif
150 
151 #define CONFIG_SYS_MONITOR_LEN		0x20000
152 #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
153 #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
154 
155 /*
156  * For booting Linux, the board info and command line data
157  * have to be in the first 8 MB of memory, since this is
158  * the maximum mapped by the Linux kernel during initialization ??
159  */
160 #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
161 
162 /*-----------------------------------------------------------------------
163  * FLASH organization
164  */
165 #define CONFIG_SYS_FLASH_CFI
166 #ifdef CONFIG_SYS_FLASH_CFI
167 
168 #	define CONFIG_FLASH_CFI_DRIVER	1
169 #	define CONFIG_SYS_FLASH_SIZE		0x1000000	/* Max size that the board might have */
170 #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
171 #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
172 #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
173 #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
174 #	define CONFIG_SYS_FLASH_CHECKSUM
175 #	define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE }
176 #endif
177 
178 /*-----------------------------------------------------------------------
179  * Cache Configuration
180  */
181 #define CONFIG_SYS_CACHELINE_SIZE	16
182 
183 #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
184 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
185 #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
186 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
187 #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV + CF_CACR_DCM)
188 #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
189 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
190 					 CF_ACR_EN | CF_ACR_SM_ALL)
191 #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_DISD | \
192 					 CF_CACR_CEIB | CF_CACR_DBWE | \
193 					 CF_CACR_EUSP)
194 
195 /*-----------------------------------------------------------------------
196  * Memory bank definitions
197  */
198 #define CONFIG_SYS_CS0_BASE		0xFFE00000
199 #define CONFIG_SYS_CS0_CTRL		0x00001980
200 #define CONFIG_SYS_CS0_MASK		0x001F0001
201 
202 /*-----------------------------------------------------------------------
203  * Port configuration
204  */
205 #define CONFIG_SYS_PACNT		0x0000000	/* Port A D[31:24] */
206 #define CONFIG_SYS_PADDR		0x0000000
207 #define CONFIG_SYS_PADAT		0x0000000
208 
209 #define CONFIG_SYS_PBCNT		0x0000000	/* Port B D[23:16] */
210 #define CONFIG_SYS_PBDDR		0x0000000
211 #define CONFIG_SYS_PBDAT		0x0000000
212 
213 #define CONFIG_SYS_PCCNT		0x0000000	/* Port C D[15:08] */
214 #define CONFIG_SYS_PCDDR		0x0000000
215 #define CONFIG_SYS_PCDAT		0x0000000
216 
217 #define CONFIG_SYS_PDCNT		0x0000000	/* Port D D[07:00] */
218 #define CONFIG_SYS_PCDDR		0x0000000
219 #define CONFIG_SYS_PCDAT		0x0000000
220 
221 #define CONFIG_SYS_PEHLPAR		0xC0
222 #define CONFIG_SYS_PUAPAR		0x0F	/* UA0..UA3 = Uart 0 +1 */
223 #define CONFIG_SYS_DDRUA		0x05
224 #define CONFIG_SYS_PJPAR		0xFF
225 
226 #endif				/* _CONFIG_M5282EVB_H */
227