xref: /openbmc/u-boot/include/configs/M5272C3.h (revision 237c3637)
1 /*
2  * Configuation settings for the Motorola MC5272C3 board.
3  *
4  * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 /*
10  * board/config.h - configuration options, board specific
11  */
12 
13 #ifndef _M5272C3_H
14 #define _M5272C3_H
15 
16 /*
17  * High Level Configuration Options
18  * (easy to change)
19  */
20 #define CONFIG_MCFTMR
21 
22 #define CONFIG_MCFUART
23 #define CONFIG_SYS_UART_PORT		(0)
24 #define CONFIG_BAUDRATE		115200
25 
26 #undef CONFIG_WATCHDOG
27 #define CONFIG_WATCHDOG_TIMEOUT 10000	/* timeout in milliseconds */
28 
29 #undef CONFIG_MONITOR_IS_IN_RAM	/* define if monitor is started from a pre-loader */
30 
31 /* Configuration for environment
32  * Environment is embedded in u-boot in the second sector of the flash
33  */
34 #ifndef CONFIG_MONITOR_IS_IN_RAM
35 #define CONFIG_ENV_OFFSET		0x4000
36 #define CONFIG_ENV_SECT_SIZE	0x2000
37 #define CONFIG_ENV_IS_IN_FLASH	1
38 #else
39 #define CONFIG_ENV_ADDR		0xffe04000
40 #define CONFIG_ENV_SECT_SIZE	0x2000
41 #define CONFIG_ENV_IS_IN_FLASH	1
42 #endif
43 
44 #define LDS_BOARD_TEXT \
45         . = DEFINED(env_offset) ? env_offset : .; \
46         common/env_embedded.o (.text);
47 
48 /*
49  * BOOTP options
50  */
51 #define CONFIG_BOOTP_BOOTFILESIZE
52 #define CONFIG_BOOTP_BOOTPATH
53 #define CONFIG_BOOTP_GATEWAY
54 #define CONFIG_BOOTP_HOSTNAME
55 
56 /*
57  * Command line configuration.
58  */
59 #include <config_cmd_default.h>
60 
61 #define CONFIG_CMD_CACHE
62 #define CONFIG_CMD_MII
63 #define CONFIG_CMD_NET
64 #define CONFIG_CMD_PING
65 #define CONFIG_CMD_MISC
66 #define CONFIG_CMD_ELF
67 #define CONFIG_CMD_FLASH
68 #define CONFIG_CMD_MEMORY
69 
70 #undef CONFIG_CMD_LOADS
71 #undef CONFIG_CMD_LOADB
72 
73 #define CONFIG_BOOTDELAY	5
74 #define CONFIG_MCFFEC
75 #ifdef CONFIG_MCFFEC
76 #	define CONFIG_MII		1
77 #	define CONFIG_MII_INIT		1
78 #	define CONFIG_SYS_DISCOVER_PHY
79 #	define CONFIG_SYS_RX_ETH_BUFFER	8
80 #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
81 
82 #	define CONFIG_SYS_FEC0_PINMUX		0
83 #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
84 #	define MCFFEC_TOUT_LOOP		50000
85 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
86 #	ifndef CONFIG_SYS_DISCOVER_PHY
87 #		define FECDUPLEX	FULL
88 #		define FECSPEED		_100BASET
89 #	else
90 #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
91 #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
92 #		endif
93 #	endif			/* CONFIG_SYS_DISCOVER_PHY */
94 #endif
95 
96 #ifdef CONFIG_MCFFEC
97 #	define CONFIG_ETHADDR	00:e0:0c:bc:e5:60
98 #	define CONFIG_IPADDR	192.162.1.2
99 #	define CONFIG_NETMASK	255.255.255.0
100 #	define CONFIG_SERVERIP	192.162.1.1
101 #	define CONFIG_GATEWAYIP	192.162.1.1
102 #	define CONFIG_OVERWRITE_ETHADDR_ONCE
103 #endif				/* CONFIG_MCFFEC */
104 
105 #define CONFIG_HOSTNAME		M5272C3
106 #define CONFIG_EXTRA_ENV_SETTINGS		\
107 	"netdev=eth0\0"				\
108 	"loadaddr=10000\0"			\
109 	"u-boot=u-boot.bin\0"			\
110 	"load=tftp ${loadaddr) ${u-boot}\0"	\
111 	"upd=run load; run prog\0"		\
112 	"prog=prot off ffe00000 ffe3ffff;"	\
113 	"era ffe00000 ffe3ffff;"		\
114 	"cp.b ${loadaddr} ffe00000 ${filesize};"\
115 	"save\0"				\
116 	""
117 
118 #define CONFIG_SYS_PROMPT		"-> "
119 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
120 
121 #if defined(CONFIG_CMD_KGDB)
122 #define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size      */
123 #else
124 #define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size      */
125 #endif
126 
127 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
128 #define CONFIG_SYS_MAXARGS		16	/* max number of command args   */
129 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
130 #define CONFIG_SYS_LOAD_ADDR		0x20000
131 #define CONFIG_SYS_MEMTEST_START	0x400
132 #define CONFIG_SYS_MEMTEST_END		0x380000
133 #define CONFIG_SYS_CLK			66000000
134 
135 /*
136  * Low Level Configuration Settings
137  * (address mappings, register initial values, etc.)
138  * You should know what you are doing if you make changes here.
139  */
140 #define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
141 #define CONFIG_SYS_SCR			0x0003
142 #define CONFIG_SYS_SPR			0xffff
143 
144 /*-----------------------------------------------------------------------
145  * Definitions for initial stack pointer and data area (in DPRAM)
146  */
147 #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
148 #define CONFIG_SYS_INIT_RAM_SIZE	0x1000	/* Size of used area in internal SRAM    */
149 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
150 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
151 
152 /*-----------------------------------------------------------------------
153  * Start addresses for the final memory configuration
154  * (Set up by the startup code)
155  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
156  */
157 #define CONFIG_SYS_SDRAM_BASE		0x00000000
158 #define CONFIG_SYS_SDRAM_SIZE		4	/* SDRAM size in MB */
159 #define CONFIG_SYS_FLASH_BASE		0xffe00000
160 
161 #ifdef	CONFIG_MONITOR_IS_IN_RAM
162 #define CONFIG_SYS_MONITOR_BASE	0x20000
163 #else
164 #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
165 #endif
166 
167 #define CONFIG_SYS_MONITOR_LEN		0x20000
168 #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
169 #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
170 
171 /*
172  * For booting Linux, the board info and command line data
173  * have to be in the first 8 MB of memory, since this is
174  * the maximum mapped by the Linux kernel during initialization ??
175  */
176 #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
177 
178 /*
179  * FLASH organization
180  */
181 #define CONFIG_SYS_FLASH_CFI
182 #ifdef CONFIG_SYS_FLASH_CFI
183 #	define CONFIG_FLASH_CFI_DRIVER	1
184 #	define CONFIG_SYS_FLASH_SIZE		0x800000	/* Max size that the board might have */
185 #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
186 #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
187 #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
188 #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
189 #endif
190 
191 /*-----------------------------------------------------------------------
192  * Cache Configuration
193  */
194 #define CONFIG_SYS_CACHELINE_SIZE	16
195 
196 #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
197 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
198 #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
199 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
200 #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV | CF_CACR_INVI)
201 #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
202 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
203 					 CF_ACR_EN | CF_ACR_SM_ALL)
204 #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CINV | \
205 					 CF_CACR_DISD | CF_CACR_INVI | \
206 					 CF_CACR_CEIB | CF_CACR_DCM | \
207 					 CF_CACR_EUSP)
208 
209 /*-----------------------------------------------------------------------
210  * Memory bank definitions
211  */
212 #define CONFIG_SYS_BR0_PRELIM		0xFFE00201
213 #define CONFIG_SYS_OR0_PRELIM		0xFFE00014
214 #define CONFIG_SYS_BR1_PRELIM		0
215 #define CONFIG_SYS_OR1_PRELIM		0
216 #define CONFIG_SYS_BR2_PRELIM		0x30000001
217 #define CONFIG_SYS_OR2_PRELIM		0xFFF80000
218 #define CONFIG_SYS_BR3_PRELIM		0
219 #define CONFIG_SYS_OR3_PRELIM		0
220 #define CONFIG_SYS_BR4_PRELIM		0
221 #define CONFIG_SYS_OR4_PRELIM		0
222 #define CONFIG_SYS_BR5_PRELIM		0
223 #define CONFIG_SYS_OR5_PRELIM		0
224 #define CONFIG_SYS_BR6_PRELIM		0
225 #define CONFIG_SYS_OR6_PRELIM		0
226 #define CONFIG_SYS_BR7_PRELIM		0x00000701
227 #define CONFIG_SYS_OR7_PRELIM		0xFFC0007C
228 
229 /*-----------------------------------------------------------------------
230  * Port configuration
231  */
232 #define CONFIG_SYS_PACNT		0x00000000
233 #define CONFIG_SYS_PADDR		0x0000
234 #define CONFIG_SYS_PADAT		0x0000
235 #define CONFIG_SYS_PBCNT		0x55554155	/* Ethernet/UART configuration */
236 #define CONFIG_SYS_PBDDR		0x0000
237 #define CONFIG_SYS_PBDAT		0x0000
238 #define CONFIG_SYS_PDCNT		0x00000000
239 #endif				/* _M5272C3_H */
240