xref: /openbmc/u-boot/include/configs/M5253DEMO.h (revision 203e94f6)
1 /* Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
2  * Hayden Fraser (Hayden.Fraser@freescale.com)
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef _M5253DEMO_H
8 #define _M5253DEMO_H
9 
10 #define CONFIG_M5253DEMO	/* define board type */
11 
12 #define CONFIG_MCFTMR
13 
14 #define CONFIG_MCFUART
15 #define CONFIG_SYS_UART_PORT		(0)
16 
17 #undef CONFIG_WATCHDOG		/* disable watchdog */
18 
19 
20 /* Configuration for environment
21  * Environment is embedded in u-boot in the second sector of the flash
22  */
23 #ifdef CONFIG_MONITOR_IS_IN_RAM
24 #	define CONFIG_ENV_OFFSET		0x4000
25 #	define CONFIG_ENV_SECT_SIZE	0x1000
26 #else
27 #	define CONFIG_ENV_ADDR		(CONFIG_SYS_FLASH_BASE + 0x4000)
28 #	define CONFIG_ENV_SECT_SIZE	0x1000
29 #endif
30 
31 #define LDS_BOARD_TEXT \
32 	. = DEFINED(env_offset) ? env_offset : .; \
33 	env/embedded.o(.text*);
34 
35 /*
36  * Command line configuration.
37  */
38 
39 #ifdef CONFIG_IDE
40 /* ATA */
41 #	define CONFIG_IDE_RESET		1
42 #	define CONFIG_IDE_PREINIT	1
43 #	define CONFIG_ATAPI
44 #	undef CONFIG_LBA48
45 
46 #	define CONFIG_SYS_IDE_MAXBUS		1
47 #	define CONFIG_SYS_IDE_MAXDEVICE	2
48 
49 #	define CONFIG_SYS_ATA_BASE_ADDR	(CONFIG_SYS_MBAR2 + 0x800)
50 #	define CONFIG_SYS_ATA_IDE0_OFFSET	0
51 
52 #	define CONFIG_SYS_ATA_DATA_OFFSET	0xA0	/* Offset for data I/O */
53 #	define CONFIG_SYS_ATA_REG_OFFSET	0xA0	/* Offset for normal register accesses */
54 #	define CONFIG_SYS_ATA_ALT_OFFSET	0xC0	/* Offset for alternate registers */
55 #	define CONFIG_SYS_ATA_STRIDE		4	/* Interval between registers */
56 #endif
57 
58 #define CONFIG_DRIVER_DM9000
59 #ifdef CONFIG_DRIVER_DM9000
60 #	define CONFIG_DM9000_BASE	(CONFIG_SYS_CS1_BASE | 0x300)
61 #	define DM9000_IO		CONFIG_DM9000_BASE
62 #	define DM9000_DATA		(CONFIG_DM9000_BASE + 4)
63 #	undef CONFIG_DM9000_DEBUG
64 #	define CONFIG_DM9000_BYTE_SWAPPED
65 
66 #	define CONFIG_OVERWRITE_ETHADDR_ONCE
67 
68 #	define CONFIG_EXTRA_ENV_SETTINGS		\
69 		"netdev=eth0\0"				\
70 		"inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0"	\
71 		"loadaddr=10000\0"			\
72 		"u-boot=u-boot.bin\0"			\
73 		"load=tftp ${loadaddr) ${u-boot}\0"	\
74 		"upd=run load; run prog\0"		\
75 		"prog=prot off 0xff800000 0xff82ffff;"	\
76 		"era 0xff800000 0xff82ffff;"		\
77 		"cp.b ${loadaddr} 0xff800000 ${filesize};"	\
78 		"save\0"				\
79 		""
80 #endif
81 
82 #define CONFIG_HOSTNAME		M5253DEMO
83 
84 /* I2C */
85 #define CONFIG_SYS_I2C
86 #define CONFIG_SYS_I2C_FSL
87 #define CONFIG_SYS_FSL_I2C_SPEED	80000
88 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
89 #define CONFIG_SYS_FSL_I2C_OFFSET	0x00000280
90 #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
91 #define CONFIG_SYS_I2C_PINMUX_REG	(*(u32 *) (CONFIG_SYS_MBAR+0x19C))
92 #define CONFIG_SYS_I2C_PINMUX_CLR	(0xFFFFE7FF)
93 #define CONFIG_SYS_I2C_PINMUX_SET	(0)
94 
95 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
96 
97 #if defined(CONFIG_CMD_KGDB)
98 #	define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size */
99 #else
100 #	define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
101 #endif
102 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
103 #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
104 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size */
105 
106 #define CONFIG_SYS_LOAD_ADDR		0x00100000
107 
108 #define CONFIG_SYS_MEMTEST_START	0x400
109 #define CONFIG_SYS_MEMTEST_END		0x380000
110 
111 #undef CONFIG_SYS_PLL_BYPASS		/* bypass PLL for test purpose */
112 #define CONFIG_SYS_FAST_CLK
113 #ifdef CONFIG_SYS_FAST_CLK
114 #	define CONFIG_SYS_PLLCR	0x1243E054
115 #	define CONFIG_SYS_CLK		140000000
116 #else
117 #	define CONFIG_SYS_PLLCR	0x135a4140
118 #	define CONFIG_SYS_CLK		70000000
119 #endif
120 
121 /*
122  * Low Level Configuration Settings
123  * (address mappings, register initial values, etc.)
124  * You should know what you are doing if you make changes here.
125  */
126 
127 #define CONFIG_SYS_MBAR		0x10000000	/* Register Base Addrs */
128 #define CONFIG_SYS_MBAR2		0x80000000	/* Module Base Addrs 2 */
129 
130 /*
131  * Definitions for initial stack pointer and data area (in DPRAM)
132  */
133 #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
134 #define CONFIG_SYS_INIT_RAM_SIZE	0x10000	/* Size of used area in internal SRAM */
135 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
136 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
137 
138 /*
139  * Start addresses for the final memory configuration
140  * (Set up by the startup code)
141  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
142  */
143 #define CONFIG_SYS_SDRAM_BASE		0x00000000
144 #define CONFIG_SYS_SDRAM_SIZE		16	/* SDRAM size in MB */
145 
146 #ifdef CONFIG_MONITOR_IS_IN_RAM
147 #	define CONFIG_SYS_MONITOR_BASE	0x20000
148 #else
149 #	define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
150 #endif
151 
152 #define CONFIG_SYS_MONITOR_LEN		0x40000
153 #define CONFIG_SYS_MALLOC_LEN		(256 << 10)
154 #define CONFIG_SYS_BOOTPARAMS_LEN	(64*1024)
155 
156 /*
157  * For booting Linux, the board info and command line data
158  * have to be in the first 8 MB of memory, since this is
159  * the maximum mapped by the Linux kernel during initialization ??
160  */
161 #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
162 #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
163 
164 /* FLASH organization */
165 #define CONFIG_SYS_FLASH_BASE		(CONFIG_SYS_CS0_BASE)
166 #define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
167 #define CONFIG_SYS_MAX_FLASH_SECT	2048	/* max number of sectors on one chip */
168 #define CONFIG_SYS_FLASH_ERASE_TOUT	1000
169 
170 #define FLASH_SST6401B		0x200
171 #define SST_ID_xF6401B		0x236D236D
172 
173 #undef CONFIG_SYS_FLASH_CFI
174 #ifdef CONFIG_SYS_FLASH_CFI
175 /*
176  * Unable to use CFI driver, due to incompatible sector erase command by SST.
177  * Amd/Atmel use 0x30 for sector erase, SST use 0x50.
178  * 0x30 is block erase in SST
179  */
180 #	define CONFIG_FLASH_CFI_DRIVER	1
181 #	define CONFIG_SYS_FLASH_SIZE		0x800000
182 #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
183 #	define CONFIG_FLASH_CFI_LEGACY
184 #else
185 #	define CONFIG_SYS_SST_SECT		2048
186 #	define CONFIG_SYS_SST_SECTSZ		0x1000
187 #	define CONFIG_SYS_FLASH_WRITE_TOUT	500
188 #endif
189 
190 /* Cache Configuration */
191 #define CONFIG_SYS_CACHELINE_SIZE	16
192 
193 #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
194 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
195 #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
196 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
197 #define CONFIG_SYS_ICACHE_INV		(CF_CACR_DCM)
198 #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_FLASH_BASE | \
199 					 CF_ADDRMASK(8) | \
200 					 CF_ACR_EN | CF_ACR_SM_ALL)
201 #define CONFIG_SYS_CACHE_ACR1		(CONFIG_SYS_SDRAM_BASE | \
202 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
203 					 CF_ACR_EN | CF_ACR_SM_ALL)
204 #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_CEIB | \
205 					 CF_CACR_DBWE)
206 
207 /* Port configuration */
208 #define CONFIG_SYS_FECI2C		0xF0
209 
210 #define CONFIG_SYS_CS0_BASE		0xFF800000
211 #define CONFIG_SYS_CS0_MASK		0x007F0021
212 #define CONFIG_SYS_CS0_CTRL		0x00001D80
213 
214 #define CONFIG_SYS_CS1_BASE		0xE0000000
215 #define CONFIG_SYS_CS1_MASK		0x00000001
216 #define CONFIG_SYS_CS1_CTRL		0x00003DD8
217 
218 /*-----------------------------------------------------------------------
219  * Port configuration
220  */
221 #define CONFIG_SYS_GPIO_FUNC		0x00000008	/* Set gpio pins: none */
222 #define CONFIG_SYS_GPIO1_FUNC		0x00df00f0	/* 36-39(SWITCH),48-52(FPGAs),54 */
223 #define CONFIG_SYS_GPIO_EN		0x00000008	/* Set gpio output enable */
224 #define CONFIG_SYS_GPIO1_EN		0x00c70000	/* Set gpio output enable */
225 #define CONFIG_SYS_GPIO_OUT		0x00000008	/* Set outputs to default state */
226 #define CONFIG_SYS_GPIO1_OUT		0x00c70000	/* Set outputs to default state */
227 #define CONFIG_SYS_GPIO1_LED		0x00400000	/* user led */
228 
229 #endif				/* _M5253DEMO_H */
230