xref: /openbmc/u-boot/include/configs/M5235EVB.h (revision 89b87081)
1 /*
2  * Configuation settings for the Freescale MCF5329 FireEngine board.
3  *
4  * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5  * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6  *
7  * SPDX-License-Identifier:	GPL-2.0+
8  */
9 
10 /*
11  * board/config.h - configuration options, board specific
12  */
13 
14 #ifndef _M5235EVB_H
15 #define _M5235EVB_H
16 
17 /*
18  * High Level Configuration Options
19  * (easy to change)
20  */
21 
22 #define CONFIG_MCFUART
23 #define CONFIG_SYS_UART_PORT		(0)
24 #define CONFIG_BAUDRATE		115200
25 
26 #undef CONFIG_WATCHDOG
27 #define CONFIG_WATCHDOG_TIMEOUT	5000	/* timeout in milliseconds, max timeout is 6.71sec */
28 
29 /*
30  * BOOTP options
31  */
32 #define CONFIG_BOOTP_BOOTFILESIZE
33 #define CONFIG_BOOTP_BOOTPATH
34 #define CONFIG_BOOTP_GATEWAY
35 #define CONFIG_BOOTP_HOSTNAME
36 
37 /* Command line configuration */
38 #define CONFIG_CMD_CACHE
39 #define CONFIG_CMD_DHCP
40 #define CONFIG_CMD_ELF
41 #define CONFIG_CMD_I2C
42 #define CONFIG_CMD_MII
43 #define CONFIG_CMD_PCI
44 #define CONFIG_CMD_PING
45 #define CONFIG_CMD_REGINFO
46 
47 
48 #define CONFIG_MCFFEC
49 #ifdef CONFIG_MCFFEC
50 #	define CONFIG_MII		1
51 #	define CONFIG_MII_INIT		1
52 #	define CONFIG_SYS_DISCOVER_PHY
53 #	define CONFIG_SYS_RX_ETH_BUFFER	8
54 #	define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
55 
56 #	define CONFIG_SYS_FEC0_PINMUX		0
57 #	define CONFIG_SYS_FEC0_MIIBASE		CONFIG_SYS_FEC0_IOBASE
58 #	define MCFFEC_TOUT_LOOP		50000
59 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
60 #	ifndef CONFIG_SYS_DISCOVER_PHY
61 #		define FECDUPLEX	FULL
62 #		define FECSPEED		_100BASET
63 #	else
64 #		ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
65 #			define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
66 #		endif
67 #	endif			/* CONFIG_SYS_DISCOVER_PHY */
68 #endif
69 
70 /* Timer */
71 #define CONFIG_MCFTMR
72 #undef CONFIG_MCFPIT
73 
74 /* I2C */
75 #define CONFIG_SYS_I2C
76 #define CONFIG_SYS_i2C_FSL
77 #define CONFIG_SYS_FSL_I2C_SPEED	80000
78 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
79 #define CONFIG_SYS_FSL_I2C_OFFSET	0x00000300
80 #define CONFIG_SYS_IMMR		CONFIG_SYS_MBAR
81 #define CONFIG_SYS_I2C_PINMUX_REG	(gpio->par_qspi)
82 #define CONFIG_SYS_I2C_PINMUX_CLR	~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
83 #define CONFIG_SYS_I2C_PINMUX_SET	(GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
84 
85 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
86 #define CONFIG_BOOTDELAY	1	/* autoboot after 5 seconds */
87 #define CONFIG_BOOTFILE		"u-boot.bin"
88 #ifdef CONFIG_MCFFEC
89 #	define CONFIG_IPADDR	192.162.1.2
90 #	define CONFIG_NETMASK	255.255.255.0
91 #	define CONFIG_SERVERIP	192.162.1.1
92 #	define CONFIG_GATEWAYIP	192.162.1.1
93 #endif				/* FEC_ENET */
94 
95 #define CONFIG_HOSTNAME		M5235EVB
96 #define CONFIG_EXTRA_ENV_SETTINGS		\
97 	"netdev=eth0\0"				\
98 	"loadaddr=10000\0"			\
99 	"u-boot=u-boot.bin\0"			\
100 	"load=tftp ${loadaddr) ${u-boot}\0"	\
101 	"upd=run load; run prog\0"		\
102 	"prog=prot off ffe00000 ffe3ffff;"	\
103 	"era ffe00000 ffe3ffff;"		\
104 	"cp.b ${loadaddr} ffe00000 ${filesize};"\
105 	"save\0"				\
106 	""
107 
108 #define CONFIG_PRAM		512	/* 512 KB */
109 #define CONFIG_SYS_LONGHELP		/* undef to save memory */
110 
111 #if defined(CONFIG_KGDB)
112 #	define CONFIG_SYS_CBSIZE		1024	/* Console I/O Buffer Size */
113 #else
114 #	define CONFIG_SYS_CBSIZE		256	/* Console I/O Buffer Size */
115 #endif
116 
117 #define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)	/* Print Buffer Size */
118 #define CONFIG_SYS_MAXARGS		16	/* max number of command args */
119 #define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE	/* Boot Argument Buffer Size    */
120 #define CONFIG_SYS_LOAD_ADDR		(CONFIG_SYS_SDRAM_BASE+0x20000)
121 
122 #define CONFIG_SYS_CLK			75000000
123 #define CONFIG_SYS_CPU_CLK		CONFIG_SYS_CLK * 2
124 
125 #define CONFIG_SYS_MBAR		0x40000000
126 
127 /*
128  * Low Level Configuration Settings
129  * (address mappings, register initial values, etc.)
130  * You should know what you are doing if you make changes here.
131  */
132 /*-----------------------------------------------------------------------
133  * Definitions for initial stack pointer and data area (in DPRAM)
134  */
135 #define CONFIG_SYS_INIT_RAM_ADDR	0x20000000
136 #define CONFIG_SYS_INIT_RAM_SIZE	0x10000	/* Size of used area in internal SRAM */
137 #define CONFIG_SYS_INIT_RAM_CTRL	0x21
138 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
139 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
140 
141 /*-----------------------------------------------------------------------
142  * Start addresses for the final memory configuration
143  * (Set up by the startup code)
144  * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
145  */
146 #define CONFIG_SYS_SDRAM_BASE		0x00000000
147 #define CONFIG_SYS_SDRAM_SIZE		16	/* SDRAM size in MB */
148 
149 #define CONFIG_SYS_MEMTEST_START	CONFIG_SYS_SDRAM_BASE + 0x400
150 #define CONFIG_SYS_MEMTEST_END		((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
151 
152 #define CONFIG_SYS_MONITOR_BASE	(CONFIG_SYS_FLASH_BASE + 0x400)
153 #define CONFIG_SYS_MONITOR_LEN		(256 << 10)	/* Reserve 256 kB for Monitor */
154 
155 #define CONFIG_SYS_BOOTPARAMS_LEN	64*1024
156 #define CONFIG_SYS_MALLOC_LEN		(128 << 10)	/* Reserve 128 kB for malloc() */
157 
158 /*
159  * For booting Linux, the board info and command line data
160  * have to be in the first 8 MB of memory, since this is
161  * the maximum mapped by the Linux kernel during initialization ??
162  */
163 /* Initial Memory map for Linux */
164 #define CONFIG_SYS_BOOTMAPSZ		(CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
165 #define CONFIG_SYS_BOOTM_LEN		(CONFIG_SYS_SDRAM_SIZE << 20)
166 
167 /*-----------------------------------------------------------------------
168  * FLASH organization
169  */
170 #define CONFIG_SYS_FLASH_CFI
171 #ifdef CONFIG_SYS_FLASH_CFI
172 #	define CONFIG_FLASH_CFI_DRIVER	1
173 #	define CONFIG_SYS_FLASH_SIZE		0x800000	/* Max size that the board might have */
174 #ifdef NORFLASH_PS32BIT
175 #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_32BIT
176 #else
177 #	define CONFIG_SYS_FLASH_CFI_WIDTH	FLASH_CFI_16BIT
178 #endif
179 #	define CONFIG_SYS_MAX_FLASH_BANKS	1	/* max number of memory banks */
180 #	define CONFIG_SYS_MAX_FLASH_SECT	137	/* max number of sectors on one chip */
181 #	define CONFIG_SYS_FLASH_PROTECTION	/* "Real" (hardware) sectors protection */
182 #endif
183 
184 #define CONFIG_SYS_FLASH_BASE		(CONFIG_SYS_CS0_BASE)
185 
186 /* Configuration for environment
187  * Environment is embedded in u-boot in the second sector of the flash
188  */
189 #define CONFIG_ENV_IS_IN_FLASH	1
190 
191 #define LDS_BOARD_TEXT \
192 	. = DEFINED(env_offset) ? env_offset : .; \
193 	common/env_embedded.o (.text);
194 
195 #ifdef NORFLASH_PS32BIT
196 #	define CONFIG_ENV_OFFSET		(0x8000)
197 #	define CONFIG_ENV_SIZE		0x4000
198 #	define CONFIG_ENV_SECT_SIZE	0x4000
199 #else
200 #	define CONFIG_ENV_OFFSET		(0x4000)
201 #	define CONFIG_ENV_SIZE		0x2000
202 #	define CONFIG_ENV_SECT_SIZE	0x2000
203 #endif
204 
205 /*-----------------------------------------------------------------------
206  * Cache Configuration
207  */
208 #define CONFIG_SYS_CACHELINE_SIZE	16
209 
210 #define ICACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
211 					 CONFIG_SYS_INIT_RAM_SIZE - 8)
212 #define DCACHE_STATUS			(CONFIG_SYS_INIT_RAM_ADDR + \
213 					 CONFIG_SYS_INIT_RAM_SIZE - 4)
214 #define CONFIG_SYS_ICACHE_INV		(CF_CACR_CINV)
215 #define CONFIG_SYS_CACHE_ACR0		(CONFIG_SYS_SDRAM_BASE | \
216 					 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
217 					 CF_ACR_EN | CF_ACR_SM_ALL)
218 #define CONFIG_SYS_CACHE_ICACR		(CF_CACR_CENB | CF_CACR_DISD | \
219 					 CF_CACR_CEIB | CF_CACR_DCM | \
220 					 CF_CACR_EUSP)
221 
222 /*-----------------------------------------------------------------------
223  * Chipselect bank definitions
224  */
225 /*
226  * CS0 - NOR Flash 1, 2, 4, or 8MB
227  * CS1 - Available
228  * CS2 - Available
229  * CS3 - Available
230  * CS4 - Available
231  * CS5 - Available
232  * CS6 - Available
233  * CS7 - Available
234  */
235 #ifdef NORFLASH_PS32BIT
236 #	define CONFIG_SYS_CS0_BASE	0xFFC00000
237 #	define CONFIG_SYS_CS0_MASK	0x003f0001
238 #	define CONFIG_SYS_CS0_CTRL	0x00001D00
239 #else
240 #	define CONFIG_SYS_CS0_BASE	0xFFE00000
241 #	define CONFIG_SYS_CS0_MASK	0x001f0001
242 #	define CONFIG_SYS_CS0_CTRL	0x00001D80
243 #endif
244 
245 #endif				/* _M5329EVB_H */
246