xref: /openbmc/u-boot/include/configs/C29XPCIE.h (revision 657fd2d0)
1 /*
2  * Copyright 2013 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 /*
8  * C29XPCIE board configuration file
9  */
10 
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13 
14 #define CONFIG_PHYS_64BIT
15 #define CONFIG_SYS_GENERIC_BOARD
16 #define CONFIG_DISPLAY_BOARDINFO
17 
18 #ifdef CONFIG_C29XPCIE
19 #define CONFIG_PPC_C29X
20 #endif
21 
22 #ifdef CONFIG_SPIFLASH
23 #define CONFIG_RAMBOOT_SPIFLASH
24 #define CONFIG_SYS_TEXT_BASE		0x11000000
25 #define CONFIG_RESET_VECTOR_ADDRESS	0x110bfffc
26 #endif
27 
28 #ifdef CONFIG_NAND
29 #ifdef CONFIG_TPL_BUILD
30 #define CONFIG_SPL_NAND_BOOT
31 #define CONFIG_SPL_FLUSH_IMAGE
32 #define CONFIG_SPL_ENV_SUPPORT
33 #define CONFIG_SPL_NAND_INIT
34 #define CONFIG_SPL_SERIAL_SUPPORT
35 #define CONFIG_SPL_LIBGENERIC_SUPPORT
36 #define CONFIG_SPL_LIBCOMMON_SUPPORT
37 #define CONFIG_SPL_I2C_SUPPORT
38 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
39 #define CONFIG_SPL_NAND_SUPPORT
40 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
41 #define CONFIG_SPL_COMMON_INIT_DDR
42 #define CONFIG_SPL_MAX_SIZE		(128 << 10)
43 #define CONFIG_SPL_TEXT_BASE		0xf8f81000
44 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
45 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(832 << 10)
46 #define CONFIG_SYS_NAND_U_BOOT_DST	(0x11000000)
47 #define CONFIG_SYS_NAND_U_BOOT_START	(0x11000000)
48 #define CONFIG_SYS_NAND_U_BOOT_OFFS	((128 + 128) << 10)
49 #elif defined(CONFIG_SPL_BUILD)
50 #define CONFIG_SPL_INIT_MINIMAL
51 #define CONFIG_SPL_SERIAL_SUPPORT
52 #define CONFIG_SPL_NAND_SUPPORT
53 #define CONFIG_SPL_NAND_MINIMAL
54 #define CONFIG_SPL_FLUSH_IMAGE
55 #define CONFIG_SPL_TEXT_BASE		0xff800000
56 #define CONFIG_SPL_MAX_SIZE		8192
57 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(128 << 10)
58 #define CONFIG_SYS_NAND_U_BOOT_DST	0xf8f80000
59 #define CONFIG_SYS_NAND_U_BOOT_START	0xf8f80000
60 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(128 << 10)
61 #endif
62 #define CONFIG_SPL_PAD_TO		0x20000
63 #define CONFIG_TPL_PAD_TO		0x20000
64 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
65 #define CONFIG_SYS_TEXT_BASE		0x11001000
66 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
67 #endif
68 
69 #ifndef CONFIG_SYS_TEXT_BASE
70 #define CONFIG_SYS_TEXT_BASE		0xeff40000
71 #endif
72 
73 #ifndef CONFIG_RESET_VECTOR_ADDRESS
74 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
75 #endif
76 
77 #ifdef CONFIG_SPL_BUILD
78 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
79 #else
80 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
81 #endif
82 
83 #ifdef CONFIG_SPL_BUILD
84 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
85 #endif
86 
87 /* High Level Configuration Options */
88 #define CONFIG_BOOKE			/* BOOKE */
89 #define CONFIG_E500			/* BOOKE e500 family */
90 #define CONFIG_FSL_IFC			/* Enable IFC Support */
91 #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
92 #define CONFIG_SYS_HAS_SERDES		/* common SERDES init code */
93 
94 #define CONFIG_PCI			/* Enable PCI/PCIE */
95 #ifdef CONFIG_PCI
96 #define CONFIG_PCIE1			/* PCIE controler 1 (slot 1) */
97 #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
98 #define CONFIG_PCI_INDIRECT_BRIDGE
99 #define CONFIG_FSL_PCIE_RESET		/* need PCIe reset errata */
100 #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
101 
102 #define CONFIG_CMD_NET
103 #define CONFIG_CMD_PCI
104 
105 #define CONFIG_E1000
106 
107 /*
108  * PCI Windows
109  * Memory space is mapped 1-1, but I/O space must start from 0.
110  */
111 /* controller 1, Slot 1, tgtid 1, Base address a000 */
112 #define CONFIG_SYS_PCIE1_NAME		"Slot 1"
113 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
114 #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
115 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
116 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */
117 #define CONFIG_SYS_PCIE1_IO_VIRT	0xffc00000
118 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
119 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
120 #define CONFIG_SYS_PCIE1_IO_PHYS	0xfffc00000ull
121 
122 #define CONFIG_PCI_PNP			/* do pci plug-and-play */
123 
124 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
125 #define CONFIG_DOS_PARTITION
126 #endif
127 
128 #define CONFIG_FSL_LAW			/* Use common FSL init code */
129 #define CONFIG_TSEC_ENET
130 #define CONFIG_ENV_OVERWRITE
131 
132 #define CONFIG_DDR_CLK_FREQ	100000000
133 #define CONFIG_SYS_CLK_FREQ	66666666
134 
135 #define CONFIG_HWCONFIG
136 
137 /*
138  * These can be toggled for performance analysis, otherwise use default.
139  */
140 #define CONFIG_L2_CACHE			/* toggle L2 cache */
141 #define CONFIG_BTB			/* toggle branch predition */
142 
143 #define CONFIG_ADDR_STREAMING		/* toggle addr streaming */
144 
145 #define CONFIG_ENABLE_36BIT_PHYS
146 
147 #define CONFIG_ADDR_MAP			1
148 #define CONFIG_SYS_NUM_ADDR_MAP		16	/* number of TLB1 entries */
149 
150 #define CONFIG_SYS_MEMTEST_START	0x00200000
151 #define CONFIG_SYS_MEMTEST_END		0x00400000
152 #define CONFIG_PANIC_HANG
153 
154 /* DDR Setup */
155 #define CONFIG_SYS_FSL_DDR3
156 #define CONFIG_DDR_SPD
157 #define CONFIG_SYS_SPD_BUS_NUM		0
158 #define SPD_EEPROM_ADDRESS		0x50
159 #define CONFIG_SYS_DDR_RAW_TIMING
160 
161 /* DDR ECC Setup*/
162 #define CONFIG_DDR_ECC
163 #define CONFIG_MEM_INIT_VALUE		0xDeadBeef
164 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
165 
166 #define CONFIG_SYS_SDRAM_SIZE		512
167 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
168 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
169 
170 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
171 #define CONFIG_CHIP_SELECTS_PER_CTRL	1
172 
173 #define CONFIG_SYS_CCSRBAR		0xffe00000
174 #define CONFIG_SYS_CCSRBAR_PHYS_LOW	CONFIG_SYS_CCSRBAR
175 
176 /* Platform SRAM setting  */
177 #define CONFIG_SYS_PLATFORM_SRAM_BASE	0xffb00000
178 #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
179 			(0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
180 #define CONFIG_SYS_PLATFORM_SRAM_SIZE	(512 << 10)
181 
182 #ifdef CONFIG_SPL_BUILD
183 #define CONFIG_SYS_NO_FLASH
184 #endif
185 
186 /*
187  * IFC Definitions
188  */
189 /* NOR Flash on IFC */
190 #define CONFIG_SYS_FLASH_BASE		0xec000000
191 #define CONFIG_SYS_MAX_FLASH_SECT	512	/* 64M */
192 
193 #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
194 
195 #define CONFIG_SYS_FLASH_BANKS_LIST	{ CONFIG_SYS_FLASH_BASE_PHYS }
196 #define CONFIG_SYS_MAX_FLASH_BANKS	1
197 
198 #define CONFIG_SYS_FLASH_QUIET_TEST
199 #define CONFIG_FLASH_SHOW_PROGRESS	45
200 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* in ms */
201 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* in ms */
202 
203 /* 16Bit NOR Flash - S29GL512S10TFI01 */
204 #define CONFIG_SYS_NOR_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
205 				CSPR_PORT_SIZE_16 | \
206 				CSPR_MSEL_NOR | \
207 				CSPR_V)
208 #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(64*1024*1024)
209 #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
210 
211 #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x4) | \
212 				FTIM0_NOR_TEADC(0x5) | \
213 				FTIM0_NOR_TEAHC(0x5))
214 #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
215 				FTIM1_NOR_TRAD_NOR(0x1A) |\
216 				FTIM1_NOR_TSEQRAD_NOR(0x13))
217 #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x4) | \
218 				FTIM2_NOR_TCH(0x4) | \
219 				FTIM2_NOR_TWPH(0x0E) | \
220 				FTIM2_NOR_TWP(0x1c))
221 #define CONFIG_SYS_NOR_FTIM3	0x0
222 
223 /* CFI for NOR Flash */
224 #define CONFIG_FLASH_CFI_DRIVER
225 #define CONFIG_SYS_FLASH_CFI
226 #define CONFIG_SYS_FLASH_EMPTY_INFO
227 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
228 
229 /* NAND Flash on IFC */
230 #define CONFIG_NAND_FSL_IFC
231 #define CONFIG_SYS_NAND_BASE		0xff800000
232 #define CONFIG_SYS_NAND_BASE_PHYS	0xfff800000ull
233 
234 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
235 
236 #define CONFIG_SYS_MAX_NAND_DEVICE	1
237 #define CONFIG_CMD_NAND
238 #define CONFIG_SYS_NAND_BLOCK_SIZE	(1024 * 1024)
239 
240 /* 8Bit NAND Flash - K9F1G08U0B */
241 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
242 				| CSPR_PORT_SIZE_8 \
243 				| CSPR_MSEL_NAND \
244 				| CSPR_V)
245 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64*1024)
246 #define CONFIG_SYS_NAND_OOBSIZE	0x00000280	/* 640b */
247 #define CONFIG_SYS_NAND_CSOR	(CSOR_NAND_ECC_ENC_EN	/* ECC on encode */ \
248 				| CSOR_NAND_ECC_DEC_EN	/* ECC on decode */ \
249 				| CSOR_NAND_ECC_MODE_4	/* 4-bit ECC */ \
250 				| CSOR_NAND_RAL_3	/* RAL = 3 Bytes */ \
251 				| CSOR_NAND_PGS_8K	/* Page Size = 8K */ \
252 				| CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
253 				| CSOR_NAND_PB(128))	/*128 Pages Per Block*/
254 #define CONFIG_SYS_NAND_FTIM0	(FTIM0_NAND_TCCST(0x01) | \
255 				FTIM0_NAND_TWP(0x0c)   | \
256 				FTIM0_NAND_TWCHT(0x08) | \
257 				FTIM0_NAND_TWH(0x06))
258 #define CONFIG_SYS_NAND_FTIM1	(FTIM1_NAND_TADLE(0x28) | \
259 				FTIM1_NAND_TWBE(0x1d)  | \
260 				FTIM1_NAND_TRR(0x08)   | \
261 				FTIM1_NAND_TRP(0x0c))
262 #define CONFIG_SYS_NAND_FTIM2	(FTIM2_NAND_TRAD(0x0c) | \
263 				FTIM2_NAND_TREH(0x0a) | \
264 				FTIM2_NAND_TWHRE(0x18))
265 #define CONFIG_SYS_NAND_FTIM3	(FTIM3_NAND_TWW(0x04))
266 
267 #define CONFIG_SYS_NAND_DDR_LAW		11
268 
269 /* Set up IFC registers for boot location NOR/NAND */
270 #ifdef CONFIG_NAND
271 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
272 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
273 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
274 #define CONFIG_SYS_CSOR0_EXT		CONFIG_SYS_NAND_OOBSIZE
275 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
276 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
277 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
278 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
279 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR_CSPR
280 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
281 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
282 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
283 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
284 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
285 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
286 #else
287 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR_CSPR
288 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
289 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
290 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
291 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
292 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
293 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
294 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NAND_CSPR
295 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NAND_AMASK
296 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NAND_CSOR
297 #define CONFIG_SYS_CSOR1_EXT		CONFIG_SYS_NAND_OOBSIZE
298 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NAND_FTIM0
299 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NAND_FTIM1
300 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NAND_FTIM2
301 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NAND_FTIM3
302 #endif
303 
304 /* CPLD on IFC, selected by CS2 */
305 #define CONFIG_SYS_CPLD_BASE		0xffdf0000
306 #define CONFIG_SYS_CPLD_BASE_PHYS	(0xf00000000ull \
307 					| CONFIG_SYS_CPLD_BASE)
308 
309 #define CONFIG_SYS_CSPR2	(CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
310 				| CSPR_PORT_SIZE_8 \
311 				| CSPR_MSEL_GPCM \
312 				| CSPR_V)
313 #define CONFIG_SYS_AMASK2	IFC_AMASK(64*1024)
314 #define CONFIG_SYS_CSOR2	0x0
315 /* CPLD Timing parameters for IFC CS2 */
316 #define CONFIG_SYS_CS2_FTIM0	(FTIM0_GPCM_TACSE(0x0e) | \
317 				FTIM0_GPCM_TEADC(0x0e) | \
318 				FTIM0_GPCM_TEAHC(0x0e))
319 #define CONFIG_SYS_CS2_FTIM1	(FTIM1_GPCM_TACO(0x0e) | \
320 				FTIM1_GPCM_TRAD(0x1f))
321 #define CONFIG_SYS_CS2_FTIM2	(FTIM2_GPCM_TCS(0x0e) | \
322 				FTIM2_GPCM_TCH(0x8) | \
323 				FTIM2_GPCM_TWP(0x1f))
324 #define CONFIG_SYS_CS2_FTIM3	0x0
325 
326 #if defined(CONFIG_RAMBOOT_SPIFLASH)
327 #define CONFIG_SYS_RAMBOOT
328 #define CONFIG_SYS_EXTRA_ENV_RELOC
329 #endif
330 
331 #define CONFIG_BOARD_EARLY_INIT_R
332 
333 #define CONFIG_SYS_INIT_RAM_LOCK
334 #define CONFIG_SYS_INIT_RAM_ADDR	0xffd00000
335 #define CONFIG_SYS_INIT_RAM_END		0x00004000
336 
337 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_END \
338 						- GENERATED_GBL_DATA_SIZE)
339 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
340 
341 #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
342 #define CONFIG_SYS_MALLOC_LEN		(2 * 1024 * 1024)
343 
344 /*
345  * Config the L2 Cache as L2 SRAM
346  */
347 #if defined(CONFIG_SPL_BUILD)
348 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
349 #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
350 #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
351 #define CONFIG_SYS_L2_SIZE		(256 << 10)
352 #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
353 #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
354 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
355 #define CONFIG_SPL_RELOC_STACK_SIZE	(32 << 10)
356 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
357 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(96 << 10)
358 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
359 #elif defined(CONFIG_NAND)
360 #ifdef CONFIG_TPL_BUILD
361 #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
362 #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
363 #define CONFIG_SYS_L2_SIZE		(256 << 10)
364 #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
365 #define CONFIG_SPL_RELOC_TEXT_BASE	0xf8f81000
366 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
367 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
368 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(48 << 10)
369 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
370 #else
371 #define CONFIG_SYS_INIT_L2_ADDR		0xf8f80000
372 #define CONFIG_SYS_INIT_L2_ADDR_PHYS	CONFIG_SYS_INIT_L2_ADDR
373 #define CONFIG_SYS_L2_SIZE		(256 << 10)
374 #define CONFIG_SYS_INIT_L2_END	(CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
375 #define CONFIG_SPL_RELOC_TEXT_BASE	(CONFIG_SYS_INIT_L2_END - 0x3000)
376 #define CONFIG_SPL_RELOC_STACK		((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
377 #endif
378 #endif
379 #endif
380 
381 /* Serial Port */
382 #define CONFIG_CONS_INDEX	1
383 #define CONFIG_SYS_NS16550
384 #define CONFIG_SYS_NS16550_SERIAL
385 #define CONFIG_SYS_NS16550_REG_SIZE	1
386 #define CONFIG_SYS_NS16550_CLK		get_bus_freq(0)
387 
388 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
389 #define CONFIG_NS16550_MIN_FUNCTIONS
390 #endif
391 
392 #define CONFIG_SERIAL_MULTI		/* Enable both serial ports */
393 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
394 
395 #define CONFIG_SYS_BAUDRATE_TABLE	\
396 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
397 
398 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x4500)
399 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x4600)
400 
401 /* Use the HUSH parser */
402 #define CONFIG_SYS_HUSH_PARSER
403 
404 /*
405  * Pass open firmware flat tree
406  */
407 #define CONFIG_OF_LIBFDT
408 #define CONFIG_OF_BOARD_SETUP
409 #define CONFIG_OF_STDOUT_VIA_ALIAS
410 
411 /* new uImage format support */
412 #define CONFIG_FIT
413 #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
414 
415 #define CONFIG_SYS_I2C
416 #define CONFIG_SYS_I2C_FSL
417 #define CONFIG_SYS_FSL_I2C_SPEED	400000
418 #define CONFIG_SYS_FSL_I2C2_SPEED	400000
419 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
420 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
421 #define CONFIG_SYS_FSL_I2C_OFFSET	0x3000
422 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x3100
423 
424 /* I2C EEPROM */
425 /* enable read and write access to EEPROM */
426 #define CONFIG_CMD_EEPROM
427 #define CONFIG_SYS_I2C_MULTI_EEPROMS
428 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
429 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
430 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
431 
432 #define CONFIG_CMD_I2C
433 
434 /* eSPI - Enhanced SPI */
435 #define CONFIG_FSL_ESPI
436 #define CONFIG_SPI_FLASH
437 #define CONFIG_SPI_FLASH_SPANSION
438 #define CONFIG_SPI_FLASH_EON
439 #define CONFIG_CMD_SF
440 #define CONFIG_SF_DEFAULT_SPEED		10000000
441 #define CONFIG_SF_DEFAULT_MODE		SPI_MODE_0
442 
443 #ifdef CONFIG_TSEC_ENET
444 #define CONFIG_NET_MULTI
445 #define CONFIG_MII			/* MII PHY management */
446 #define CONFIG_MII_DEFAULT_TSEC	1	/* Allow unregistered phys */
447 #define CONFIG_TSEC1		1
448 #define CONFIG_TSEC1_NAME	"eTSEC1"
449 #define CONFIG_TSEC2		1
450 #define CONFIG_TSEC2_NAME	"eTSEC2"
451 
452 /* Default mode is RGMII mode */
453 #define TSEC1_PHY_ADDR		0
454 #define TSEC2_PHY_ADDR		2
455 
456 #define TSEC1_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
457 #define TSEC2_FLAGS		(TSEC_GIGABIT | TSEC_REDUCED)
458 
459 #define CONFIG_ETHPRIME		"eTSEC1"
460 
461 #define CONFIG_PHY_GIGE
462 #endif	/* CONFIG_TSEC_ENET */
463 
464 /*
465  * Environment
466  */
467 #if defined(CONFIG_SYS_RAMBOOT)
468 #if defined(CONFIG_RAMBOOT_SPIFLASH)
469 #define CONFIG_ENV_IS_IN_SPI_FLASH
470 #define CONFIG_ENV_SPI_BUS	0
471 #define CONFIG_ENV_SPI_CS	0
472 #define CONFIG_ENV_SPI_MAX_HZ	10000000
473 #define CONFIG_ENV_SPI_MODE	0
474 #define CONFIG_ENV_OFFSET	0x100000	/* 1MB */
475 #define CONFIG_ENV_SECT_SIZE	0x10000
476 #define CONFIG_ENV_SIZE		0x2000
477 #endif
478 #elif defined(CONFIG_NAND)
479 #define CONFIG_ENV_IS_IN_NAND
480 #ifdef CONFIG_TPL_BUILD
481 #define CONFIG_ENV_SIZE		0x2000
482 #define CONFIG_ENV_ADDR		(CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
483 #else
484 #define CONFIG_ENV_SIZE		CONFIG_SYS_NAND_BLOCK_SIZE
485 #define CONFIG_ENV_RANGE	CONFIG_ENV_SIZE
486 #endif
487 #define CONFIG_ENV_OFFSET	CONFIG_SYS_NAND_BLOCK_SIZE
488 #else
489 #define CONFIG_ENV_IS_IN_FLASH
490 #define CONFIG_ENV_ADDR	(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
491 #define CONFIG_ENV_SIZE		0x2000
492 #define CONFIG_ENV_SECT_SIZE	0x20000
493 #endif
494 
495 #define CONFIG_LOADS_ECHO
496 #define CONFIG_SYS_LOADS_BAUD_CHANGE
497 
498 /*
499  * Command line configuration.
500  */
501 #include <config_cmd_default.h>
502 
503 #define CONFIG_CMD_ERRATA
504 #define CONFIG_CMD_ELF
505 #define CONFIG_CMD_IRQ
506 #define CONFIG_CMD_MII
507 #define CONFIG_CMD_PING
508 #define CONFIG_CMD_SETEXPR
509 #define CONFIG_CMD_REGINFO
510 
511 /* Hash command with SHA acceleration supported in hardware */
512 #ifdef CONFIG_FSL_CAAM
513 #define CONFIG_CMD_HASH
514 #define CONFIG_SHA_HW_ACCEL
515 #endif
516 
517 /*
518  * Miscellaneous configurable options
519  */
520 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
521 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
522 #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
523 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
524 
525 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
526 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
527 						/* Print Buffer Size */
528 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
529 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
530 
531 /*
532  * For booting Linux, the board info and command line data
533  * have to be in the first 64 MB of memory, since this is
534  * the maximum mapped by the Linux kernel during initialization.
535  */
536 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20) /* Initial Memory map for Linux */
537 #define CONFIG_SYS_BOOTM_LEN	(64 << 20) /* Increase max gunzip size */
538 
539 /*
540  * Environment Configuration
541  */
542 
543 #ifdef CONFIG_TSEC_ENET
544 #define CONFIG_HAS_ETH0
545 #define CONFIG_HAS_ETH1
546 #endif
547 
548 #define CONFIG_ROOTPATH		"/opt/nfsroot"
549 #define CONFIG_BOOTFILE		"uImage"
550 #define CONFIG_UBOOTPATH	u-boot.bin/* U-Boot image on TFTP server */
551 
552 /* default location for tftp and bootm */
553 #define CONFIG_LOADADDR		1000000
554 
555 #define CONFIG_BOOTDELAY	-1	/* -1 disables auto-boot */
556 
557 #define CONFIG_BAUDRATE		115200
558 
559 #define CONFIG_DEF_HWCONFIG	fsl_ddr:ecc=on
560 
561 #define	CONFIG_EXTRA_ENV_SETTINGS				\
562 	"hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"	\
563 	"netdev=eth0\0"						\
564 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"		\
565 	"loadaddr=1000000\0"				\
566 	"consoledev=ttyS0\0"				\
567 	"ramdiskaddr=2000000\0"				\
568 	"ramdiskfile=rootfs.ext2.gz.uboot\0"		\
569 	"fdtaddr=c00000\0"				\
570 	"fdtfile=name/of/device-tree.dtb\0"			\
571 	"othbootargs=ramdisk_size=600000\0"		\
572 
573 #define CONFIG_RAMBOOTCOMMAND			\
574 	"setenv bootargs root=/dev/ram rw "	\
575 	"console=$consoledev,$baudrate $othbootargs; "	\
576 	"tftp $ramdiskaddr $ramdiskfile;"	\
577 	"tftp $loadaddr $bootfile;"		\
578 	"tftp $fdtaddr $fdtfile;"		\
579 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
580 
581 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
582 
583 #include <asm/fsl_secure_boot.h>
584 
585 #endif	/* __CONFIG_H */
586