1 /* 2 * Copyright 2013 Freescale Semiconductor, Inc. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 /* 8 * BSC9132 QDS board configuration file 9 */ 10 11 #ifndef __CONFIG_H 12 #define __CONFIG_H 13 14 #define CONFIG_SYS_GENERIC_BOARD 15 #define CONFIG_DISPLAY_BOARDINFO 16 17 #ifdef CONFIG_BSC9132QDS 18 #define CONFIG_BSC9132 19 #endif 20 21 #define CONFIG_MISC_INIT_R 22 23 #ifdef CONFIG_SDCARD 24 #define CONFIG_RAMBOOT_SDCARD 25 #define CONFIG_SYS_RAMBOOT 26 #define CONFIG_SYS_EXTRA_ENV_RELOC 27 #define CONFIG_SYS_TEXT_BASE 0x11000000 28 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 29 #endif 30 #define CONFIG_SYS_FSL_ERRATUM_IFC_A002769 1 31 #ifdef CONFIG_SPIFLASH 32 #define CONFIG_RAMBOOT_SPIFLASH 33 #define CONFIG_SYS_RAMBOOT 34 #define CONFIG_SYS_EXTRA_ENV_RELOC 35 #define CONFIG_SYS_TEXT_BASE 0x11000000 36 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 37 #endif 38 #ifdef CONFIG_NAND_SECBOOT 39 #define CONFIG_RAMBOOT_NAND 40 #define CONFIG_SYS_RAMBOOT 41 #define CONFIG_SYS_EXTRA_ENV_RELOC 42 #define CONFIG_SYS_TEXT_BASE 0x11000000 43 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 44 #endif 45 46 #ifdef CONFIG_NAND 47 #define CONFIG_SPL_INIT_MINIMAL 48 #define CONFIG_SPL_SERIAL_SUPPORT 49 #define CONFIG_SPL_NAND_SUPPORT 50 #define CONFIG_SPL_NAND_BOOT 51 #define CONFIG_SPL_FLUSH_IMAGE 52 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 53 54 #define CONFIG_SYS_TEXT_BASE 0x00201000 55 #define CONFIG_SPL_TEXT_BASE 0xFFFFE000 56 #define CONFIG_SPL_MAX_SIZE 8192 57 #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 58 #define CONFIG_SPL_RELOC_STACK 0x00100000 59 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 60 #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) 61 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 62 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 63 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 64 #endif 65 66 #ifndef CONFIG_SYS_TEXT_BASE 67 #define CONFIG_SYS_TEXT_BASE 0x8ff40000 68 #endif 69 70 #ifndef CONFIG_RESET_VECTOR_ADDRESS 71 #define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc 72 #endif 73 74 #ifdef CONFIG_SPL_BUILD 75 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 76 #else 77 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 78 #endif 79 80 /* High Level Configuration Options */ 81 #define CONFIG_BOOKE /* BOOKE */ 82 #define CONFIG_E500 /* BOOKE e500 family */ 83 #define CONFIG_FSL_IFC /* Enable IFC Support */ 84 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 85 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */ 86 87 #define CONFIG_PCI /* Enable PCI/PCIE */ 88 #if defined(CONFIG_PCI) 89 #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */ 90 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */ 91 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ 92 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */ 93 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ 94 95 #define CONFIG_CMD_NET 96 #define CONFIG_CMD_PCI 97 98 #define CONFIG_E1000 /* E1000 pci Ethernet card*/ 99 100 /* 101 * PCI Windows 102 * Memory space is mapped 1-1, but I/O space must start from 0. 103 */ 104 /* controller 1, Slot 1, tgtid 1, Base address a000 */ 105 #define CONFIG_SYS_PCIE1_NAME "PCIe Slot" 106 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000 107 #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000 108 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000 109 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */ 110 #define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000 111 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000 112 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */ 113 #define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000 114 115 #define CONFIG_PCI_PNP /* do pci plug-and-play */ 116 117 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ 118 #define CONFIG_DOS_PARTITION 119 #endif 120 121 #define CONFIG_FSL_LAW /* Use common FSL init code */ 122 #define CONFIG_ENV_OVERWRITE 123 #define CONFIG_TSEC_ENET /* ethernet */ 124 125 #if defined(CONFIG_SYS_CLK_100_DDR_100) 126 #define CONFIG_SYS_CLK_FREQ 100000000 127 #define CONFIG_DDR_CLK_FREQ 100000000 128 #elif defined(CONFIG_SYS_CLK_100_DDR_133) 129 #define CONFIG_SYS_CLK_FREQ 100000000 130 #define CONFIG_DDR_CLK_FREQ 133000000 131 #endif 132 133 #define CONFIG_MP 134 135 #define CONFIG_HWCONFIG 136 /* 137 * These can be toggled for performance analysis, otherwise use default. 138 */ 139 #define CONFIG_L2_CACHE /* toggle L2 cache */ 140 #define CONFIG_BTB /* enable branch predition */ 141 142 #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */ 143 #define CONFIG_SYS_MEMTEST_END 0x01ffffff 144 145 /* DDR Setup */ 146 #define CONFIG_SYS_FSL_DDR3 147 #define CONFIG_SYS_SPD_BUS_NUM 0 148 #define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */ 149 #define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */ 150 #define CONFIG_FSL_DDR_INTERACTIVE 151 152 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 153 154 #define CONFIG_SYS_SDRAM_SIZE (1024) 155 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 156 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 157 158 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 159 160 /* DDR3 Controller Settings */ 161 #define CONFIG_CHIP_SELECTS_PER_CTRL 1 162 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F 163 #define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302 164 #define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302 165 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 166 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 167 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 168 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 169 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 170 #define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F 171 172 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 173 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 174 #define CONFIG_SYS_DDR_RCW_1 0x00000000 175 #define CONFIG_SYS_DDR_RCW_2 0x00000000 176 #define CONFIG_SYS_DDR_CONTROL_800 0x470C0000 177 #define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050 178 #define CONFIG_SYS_DDR_TIMING_4_800 0x00220001 179 #define CONFIG_SYS_DDR_TIMING_5_800 0x03402400 180 181 #define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008 182 #define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010 183 #define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001 184 #define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400 185 186 #define CONFIG_SYS_DDR_TIMING_3_800 0x00020000 187 #define CONFIG_SYS_DDR_TIMING_0_800 0x00330004 188 #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846 189 #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF 190 #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 191 #define CONFIG_SYS_DDR_MODE_1_800 0x40461520 192 #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000 193 #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000 194 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608 195 196 #define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000 197 #define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104 198 #define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45 199 #define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114 200 #define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000 201 #define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50 202 #define CONFIG_SYS_DDR_MODE_2_1333 0x00100000 203 #define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513 204 #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607 205 206 /*FIXME: the following params are constant w.r.t diff freq 207 combinations. this should be removed later 208 */ 209 #if CONFIG_DDR_CLK_FREQ == 100000000 210 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 211 #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 212 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 213 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 214 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 215 #elif CONFIG_DDR_CLK_FREQ == 133000000 216 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333 217 #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333 218 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333 219 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333 220 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333 221 #else 222 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800 223 #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800 224 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800 225 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800 226 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800 227 #endif 228 229 230 /* relocated CCSRBAR */ 231 #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT 232 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT 233 234 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR 235 236 /* DSP CCSRBAR */ 237 #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 238 #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 239 240 /* 241 * IFC Definitions 242 */ 243 /* NOR Flash on IFC */ 244 245 #ifdef CONFIG_SPL_BUILD 246 #define CONFIG_SYS_NO_FLASH 247 #endif 248 #define CONFIG_SYS_FLASH_BASE 0x88000000 249 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */ 250 251 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE 252 253 #define CONFIG_SYS_NOR_CSPR 0x88000101 254 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024) 255 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5) 256 /* NOR Flash Timing Params */ 257 258 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \ 259 | FTIM0_NOR_TEADC(0x03) \ 260 | FTIM0_NOR_TAVDS(0x00) \ 261 | FTIM0_NOR_TEAHC(0x0f)) 262 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \ 263 | FTIM1_NOR_TRAD_NOR(0x09) \ 264 | FTIM1_NOR_TSEQRAD_NOR(0x09)) 265 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \ 266 | FTIM2_NOR_TCH(0x4) \ 267 | FTIM2_NOR_TWPH(0x7) \ 268 | FTIM2_NOR_TWP(0x1e)) 269 #define CONFIG_SYS_NOR_FTIM3 0x0 270 271 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} 272 #define CONFIG_SYS_FLASH_QUIET_TEST 273 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ 274 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ 275 276 #undef CONFIG_SYS_FLASH_CHECKSUM 277 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ 278 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ 279 280 /* CFI for NOR Flash */ 281 #define CONFIG_FLASH_CFI_DRIVER 282 #define CONFIG_SYS_FLASH_CFI 283 #define CONFIG_SYS_FLASH_EMPTY_INFO 284 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 285 286 /* NAND Flash on IFC */ 287 #define CONFIG_SYS_NAND_BASE 0xff800000 288 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 289 290 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 291 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \ 292 | CSPR_MSEL_NAND /* MSEL = NAND */ \ 293 | CSPR_V) 294 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 295 296 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 297 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 298 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 299 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \ 300 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 301 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \ 302 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 303 304 /* NAND Flash Timing Params */ 305 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \ 306 | FTIM0_NAND_TWP(0x05) \ 307 | FTIM0_NAND_TWCHT(0x02) \ 308 | FTIM0_NAND_TWH(0x04)) 309 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \ 310 | FTIM1_NAND_TWBE(0x1e) \ 311 | FTIM1_NAND_TRR(0x07) \ 312 | FTIM1_NAND_TRP(0x05)) 313 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \ 314 | FTIM2_NAND_TREH(0x04) \ 315 | FTIM2_NAND_TWHRE(0x11)) 316 #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) 317 318 #define CONFIG_SYS_NAND_DDR_LAW 11 319 320 /* NAND */ 321 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 322 #define CONFIG_SYS_MAX_NAND_DEVICE 1 323 #define CONFIG_MTD_NAND_VERIFY_WRITE 324 #define CONFIG_CMD_NAND 325 326 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 327 328 #ifndef CONFIG_SPL_BUILD 329 #define CONFIG_FSL_QIXIS 330 #endif 331 #ifdef CONFIG_FSL_QIXIS 332 #define CONFIG_SYS_FPGA_BASE 0xffb00000 333 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 334 #define QIXIS_BASE CONFIG_SYS_FPGA_BASE 335 #define QIXIS_LBMAP_SWITCH 9 336 #define QIXIS_LBMAP_MASK 0x07 337 #define QIXIS_LBMAP_SHIFT 0 338 #define QIXIS_LBMAP_DFLTBANK 0x00 339 #define QIXIS_LBMAP_ALTBANK 0x04 340 #define QIXIS_RST_CTL_RESET 0x83 341 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20 342 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21 343 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08 344 345 #define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE 346 347 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \ 348 | CSPR_PORT_SIZE_8 \ 349 | CSPR_MSEL_GPCM \ 350 | CSPR_V) 351 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024) 352 #define CONFIG_SYS_CSOR2 0x0 353 /* CPLD Timing parameters for IFC CS3 */ 354 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \ 355 FTIM0_GPCM_TEADC(0x0e) | \ 356 FTIM0_GPCM_TEAHC(0x0e)) 357 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \ 358 FTIM1_GPCM_TRAD(0x1f)) 359 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \ 360 FTIM2_GPCM_TCH(0x8) | \ 361 FTIM2_GPCM_TWP(0x1f)) 362 #define CONFIG_SYS_CS2_FTIM3 0x0 363 #endif 364 365 /* Set up IFC registers for boot location NOR/NAND */ 366 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) 367 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 368 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 369 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 370 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 371 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 372 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 373 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 374 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR 375 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK 376 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR 377 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0 378 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1 379 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2 380 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3 381 #else 382 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR 383 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK 384 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR 385 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0 386 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1 387 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2 388 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3 389 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR 390 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK 391 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR 392 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0 393 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1 394 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2 395 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3 396 #endif 397 398 #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */ 399 #define CONFIG_BOARD_EARLY_INIT_R 400 401 #define CONFIG_SYS_INIT_RAM_LOCK 402 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ 403 #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */ 404 405 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \ 406 - GENERATED_GBL_DATA_SIZE) 407 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 408 409 #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 410 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ 411 412 /* Serial Port */ 413 #define CONFIG_CONS_INDEX 1 414 #undef CONFIG_SERIAL_SOFTWARE_FIFO 415 #define CONFIG_SYS_NS16550 416 #define CONFIG_SYS_NS16550_SERIAL 417 #define CONFIG_SYS_NS16550_REG_SIZE 1 418 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 419 #ifdef CONFIG_SPL_BUILD 420 #define CONFIG_NS16550_MIN_FUNCTIONS 421 #endif 422 423 #define CONFIG_SERIAL_MULTI 1 /* Enable both serial ports */ 424 #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */ 425 426 #define CONFIG_SYS_BAUDRATE_TABLE \ 427 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 428 429 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500) 430 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600) 431 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700) 432 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800) 433 434 /* Use the HUSH parser */ 435 #define CONFIG_SYS_HUSH_PARSER /* hush parser */ 436 #ifdef CONFIG_SYS_HUSH_PARSER 437 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " 438 #endif 439 440 /* 441 * Pass open firmware flat tree 442 */ 443 #define CONFIG_OF_LIBFDT 444 #define CONFIG_OF_BOARD_SETUP 445 #define CONFIG_OF_STDOUT_VIA_ALIAS 446 447 /* new uImage format support */ 448 #define CONFIG_FIT 449 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */ 450 451 #define CONFIG_SYS_I2C 452 #define CONFIG_SYS_I2C_FSL 453 #define CONFIG_SYS_FSL_I2C_SPEED 400800 /* I2C speed and slave address*/ 454 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 455 #define CONFIG_SYS_FSL_I2C2_SPEED 400800 /* I2C speed and slave address*/ 456 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F 457 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 458 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 459 460 /* I2C EEPROM */ 461 #define CONFIG_ID_EEPROM 462 #ifdef CONFIG_ID_EEPROM 463 #define CONFIG_SYS_I2C_EEPROM_NXID 464 #endif 465 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 466 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 467 #define CONFIG_SYS_EEPROM_BUS_NUM 0 468 469 /* enable read and write access to EEPROM */ 470 #define CONFIG_CMD_EEPROM 471 #define CONFIG_SYS_I2C_MULTI_EEPROMS 472 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 473 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 474 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 475 476 /* I2C FPGA */ 477 #define CONFIG_I2C_FPGA 478 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66 479 480 #define CONFIG_RTC_DS3231 481 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 482 483 /* 484 * SPI interface will not be available in case of NAND boot SPI CS0 will be 485 * used for SLIC 486 */ 487 /* eSPI - Enhanced SPI */ 488 #define CONFIG_FSL_ESPI /* SPI */ 489 #ifdef CONFIG_FSL_ESPI 490 #define CONFIG_SPI_FLASH 491 #define CONFIG_SPI_FLASH_SPANSION 492 #define CONFIG_CMD_SF 493 #define CONFIG_SF_DEFAULT_SPEED 10000000 494 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 495 #endif 496 497 #if defined(CONFIG_TSEC_ENET) 498 499 #define CONFIG_MII /* MII PHY management */ 500 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 501 #define CONFIG_TSEC1 1 502 #define CONFIG_TSEC1_NAME "eTSEC1" 503 #define CONFIG_TSEC2 1 504 #define CONFIG_TSEC2_NAME "eTSEC2" 505 506 #define TSEC1_PHY_ADDR 0 507 #define TSEC2_PHY_ADDR 1 508 509 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 510 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 511 512 #define TSEC1_PHYIDX 0 513 #define TSEC2_PHYIDX 0 514 515 #define CONFIG_ETHPRIME "eTSEC1" 516 517 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 518 519 /* TBI PHY configuration for SGMII mode */ 520 #define CONFIG_TSEC_TBICR_SETTINGS ( \ 521 TBICR_PHY_RESET \ 522 | TBICR_ANEG_ENABLE \ 523 | TBICR_FULL_DUPLEX \ 524 | TBICR_SPEED1_SET \ 525 ) 526 527 #endif /* CONFIG_TSEC_ENET */ 528 529 #define CONFIG_MMC 530 #ifdef CONFIG_MMC 531 #define CONFIG_CMD_MMC 532 #define CONFIG_DOS_PARTITION 533 #define CONFIG_FSL_ESDHC 534 #define CONFIG_GENERIC_MMC 535 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR 536 #endif 537 538 #define CONFIG_USB_EHCI /* USB */ 539 #ifdef CONFIG_USB_EHCI 540 #define CONFIG_CMD_USB 541 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 542 #define CONFIG_USB_EHCI_FSL 543 #define CONFIG_USB_STORAGE 544 #define CONFIG_HAS_FSL_DR_USB 545 #endif 546 547 /* 548 * Environment 549 */ 550 #if defined(CONFIG_RAMBOOT_SDCARD) 551 #define CONFIG_ENV_IS_IN_MMC 552 #define CONFIG_FSL_FIXED_MMC_LOCATION 553 #define CONFIG_SYS_MMC_ENV_DEV 0 554 #define CONFIG_ENV_SIZE 0x2000 555 #elif defined(CONFIG_RAMBOOT_SPIFLASH) 556 #define CONFIG_ENV_IS_IN_SPI_FLASH 557 #define CONFIG_ENV_SPI_BUS 0 558 #define CONFIG_ENV_SPI_CS 0 559 #define CONFIG_ENV_SPI_MAX_HZ 10000000 560 #define CONFIG_ENV_SPI_MODE 0 561 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 562 #define CONFIG_ENV_SECT_SIZE 0x10000 563 #define CONFIG_ENV_SIZE 0x2000 564 #elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT) 565 #define CONFIG_ENV_IS_IN_NAND 566 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 567 #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 568 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) 569 #elif defined(CONFIG_SYS_RAMBOOT) 570 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ 571 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 572 #define CONFIG_ENV_SIZE 0x2000 573 #else 574 #define CONFIG_ENV_IS_IN_FLASH 575 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE) 576 #define CONFIG_ENV_SIZE 0x2000 577 #define CONFIG_ENV_SECT_SIZE 0x20000 578 #endif 579 580 #define CONFIG_LOADS_ECHO /* echo on for serial download */ 581 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 582 583 /* 584 * Command line configuration. 585 */ 586 #include <config_cmd_default.h> 587 588 #define CONFIG_CMD_DATE 589 #define CONFIG_CMD_DHCP 590 #define CONFIG_CMD_ELF 591 #define CONFIG_CMD_ERRATA 592 #define CONFIG_CMD_I2C 593 #define CONFIG_CMD_IRQ 594 #define CONFIG_CMD_MII 595 #define CONFIG_CMD_PING 596 #define CONFIG_CMD_SETEXPR 597 #define CONFIG_CMD_REGINFO 598 599 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI) 600 #define CONFIG_CMD_EXT2 601 #define CONFIG_CMD_FAT 602 #define CONFIG_DOS_PARTITION 603 #endif 604 605 /* Hash command with SHA acceleration supported in hardware */ 606 #ifdef CONFIG_FSL_CAAM 607 #define CONFIG_CMD_HASH 608 #define CONFIG_SHA_HW_ACCEL 609 #endif 610 611 /* 612 * Miscellaneous configurable options 613 */ 614 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 615 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 616 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 617 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 618 619 #if defined(CONFIG_CMD_KGDB) 620 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 621 #else 622 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 623 #endif 624 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 625 /* Print Buffer Size */ 626 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 627 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 628 629 630 /* 631 * For booting Linux, the board info and command line data 632 * have to be in the first 64 MB of memory, since this is 633 * the maximum mapped by the Linux kernel during initialization. 634 */ 635 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 636 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 637 638 #if defined(CONFIG_CMD_KGDB) 639 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 640 #endif 641 642 /* 643 * Dynamic MTD Partition support with mtdparts 644 */ 645 #ifndef CONFIG_SYS_NO_FLASH 646 #define CONFIG_MTD_DEVICE 647 #define CONFIG_MTD_PARTITIONS 648 #define CONFIG_CMD_MTDPARTS 649 #define CONFIG_FLASH_CFI_MTD 650 #define MTDIDS_DEFAULT "nor0=88000000.nor,nand0=ff800000.flash," 651 #define MTDPARTS_DEFAULT "mtdparts=88000000.nor:256k(dtb),7m(kernel)," \ 652 "55m(fs),1m(uboot);ff800000.flash:1m(uboot)," \ 653 "8m(kernel),512k(dtb),-(fs)" 654 #endif 655 /* 656 * Override partitions in device tree using info 657 * in "mtdparts" environment variable 658 */ 659 #ifdef CONFIG_CMD_MTDPARTS 660 #define CONFIG_FDT_FIXUP_PARTITIONS 661 #endif 662 663 /* 664 * Environment Configuration 665 */ 666 667 #if defined(CONFIG_TSEC_ENET) 668 #define CONFIG_HAS_ETH0 669 #define CONFIG_HAS_ETH1 670 #endif 671 672 #define CONFIG_HOSTNAME BSC9132qds 673 #define CONFIG_ROOTPATH "/opt/nfsroot" 674 #define CONFIG_BOOTFILE "uImage" 675 #define CONFIG_UBOOTPATH "u-boot.bin" 676 677 #define CONFIG_BAUDRATE 115200 678 #define CONFIG_BOOTDELAY 10 /* -1 disable auto-boot */ 679 680 #ifdef CONFIG_SDCARD 681 #define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" 682 #else 683 #define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0" 684 #endif 685 686 #define CONFIG_EXTRA_ENV_SETTINGS \ 687 "netdev=eth0\0" \ 688 "uboot=" CONFIG_UBOOTPATH "\0" \ 689 "loadaddr=1000000\0" \ 690 "bootfile=uImage\0" \ 691 "consoledev=ttyS0\0" \ 692 "ramdiskaddr=2000000\0" \ 693 "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 694 "fdtaddr=c00000\0" \ 695 "fdtfile=bsc9132qds.dtb\0" \ 696 "bdev=sda1\0" \ 697 CONFIG_DEF_HWCONFIG\ 698 "othbootargs=mem=880M ramdisk_size=600000 " \ 699 "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \ 700 "isolcpus=0\0" \ 701 "usbext2boot=setenv bootargs root=/dev/ram rw " \ 702 "console=$consoledev,$baudrate $othbootargs; " \ 703 "usb start;" \ 704 "ext2load usb 0:4 $loadaddr $bootfile;" \ 705 "ext2load usb 0:4 $fdtaddr $fdtfile;" \ 706 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ 707 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 708 "debug_halt_off=mw ff7e0e30 0xf0000000;" 709 710 #define CONFIG_NFSBOOTCOMMAND \ 711 "setenv bootargs root=/dev/nfs rw " \ 712 "nfsroot=$serverip:$rootpath " \ 713 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ 714 "console=$consoledev,$baudrate $othbootargs;" \ 715 "tftp $loadaddr $bootfile;" \ 716 "tftp $fdtaddr $fdtfile;" \ 717 "bootm $loadaddr - $fdtaddr" 718 719 #define CONFIG_HDBOOT \ 720 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \ 721 "console=$consoledev,$baudrate $othbootargs;" \ 722 "usb start;" \ 723 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \ 724 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \ 725 "bootm $loadaddr - $fdtaddr" 726 727 #define CONFIG_RAMBOOTCOMMAND \ 728 "setenv bootargs root=/dev/ram rw " \ 729 "console=$consoledev,$baudrate $othbootargs; " \ 730 "tftp $ramdiskaddr $ramdiskfile;" \ 731 "tftp $loadaddr $bootfile;" \ 732 "tftp $fdtaddr $fdtfile;" \ 733 "bootm $loadaddr $ramdiskaddr $fdtaddr" 734 735 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 736 737 #include <asm/fsl_secure_boot.h> 738 739 #ifdef CONFIG_SECURE_BOOT 740 #define CONFIG_CMD_BLOB 741 #endif 742 743 #endif /* __CONFIG_H */ 744