1 /* 2 * Copyright 2011-2012 Freescale Semiconductor, Inc. 3 * 4 * SPDX-License-Identifier: GPL-2.0+ 5 */ 6 7 /* 8 * BSC9131 RDB board configuration file 9 */ 10 11 #ifndef __CONFIG_H 12 #define __CONFIG_H 13 14 #define CONFIG_NAND_FSL_IFC 15 16 #ifdef CONFIG_SPIFLASH 17 #define CONFIG_RAMBOOT_SPIFLASH 18 #define CONFIG_SYS_RAMBOOT 19 #define CONFIG_SYS_EXTRA_ENV_RELOC 20 #define CONFIG_SYS_TEXT_BASE 0x11000000 21 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc 22 #endif 23 24 #ifdef CONFIG_NAND 25 #define CONFIG_SPL_INIT_MINIMAL 26 #define CONFIG_SPL_NAND_BOOT 27 #define CONFIG_SPL_FLUSH_IMAGE 28 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" 29 30 #define CONFIG_SYS_TEXT_BASE 0x00201000 31 #define CONFIG_SPL_TEXT_BASE 0xFFFFE000 32 #define CONFIG_SPL_MAX_SIZE 8192 33 #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000 34 #define CONFIG_SPL_RELOC_STACK 0x00100000 35 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000) 36 #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE) 37 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000 38 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0 39 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds" 40 #endif 41 42 #ifdef CONFIG_SPL_BUILD 43 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE 44 #else 45 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ 46 #endif 47 48 /* High Level Configuration Options */ 49 #define CONFIG_FSL_IFC /* Enable IFC Support */ 50 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */ 51 52 #define CONFIG_TSEC_ENET 53 #define CONFIG_ENV_OVERWRITE 54 55 #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on 9131 RDB */ 56 #if defined(CONFIG_SYS_CLK_100) 57 #define CONFIG_SYS_CLK_FREQ 100000000 /* SYSCLK for 9131 RDB */ 58 #else 59 #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for 9131 RDB */ 60 #endif 61 62 #define CONFIG_HWCONFIG 63 /* 64 * These can be toggled for performance analysis, otherwise use default. 65 */ 66 #define CONFIG_L2_CACHE /* toggle L2 cache */ 67 #define CONFIG_BTB /* enable branch predition */ 68 69 #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */ 70 #define CONFIG_SYS_MEMTEST_END 0x01ffffff 71 72 /* DDR Setup */ 73 #undef CONFIG_SYS_DDR_RAW_TIMING 74 #undef CONFIG_DDR_SPD 75 #define CONFIG_SYS_SPD_BUS_NUM 0 76 #define SPD_EEPROM_ADDRESS 0x52 /* I2C access */ 77 78 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef 79 80 #ifndef __ASSEMBLY__ 81 extern unsigned long get_sdram_size(void); 82 #endif 83 #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */ 84 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 85 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE 86 87 #define CONFIG_DIMM_SLOTS_PER_CTLR 1 88 #define CONFIG_CHIP_SELECTS_PER_CTRL 1 89 90 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f 91 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302 92 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 93 94 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef 95 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 96 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 97 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 98 99 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 100 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 101 #define CONFIG_SYS_DDR_RCW_1 0x00000000 102 #define CONFIG_SYS_DDR_RCW_2 0x00000000 103 #define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */ 104 #define CONFIG_SYS_DDR_CONTROL_2 0x24401000 105 #define CONFIG_SYS_DDR_TIMING_4 0x00000001 106 #define CONFIG_SYS_DDR_TIMING_5 0x02401400 107 108 #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000 109 #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104 110 #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644 111 #define CONFIG_SYS_DDR_TIMING_2_800 0x0fa888cf 112 #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000 113 #define CONFIG_SYS_DDR_MODE_1_800 0x00441420 114 #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000 115 #define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100 116 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608 117 118 /* 119 * Base addresses -- Note these are effective addresses where the 120 * actual resources get mapped (not physical addresses) 121 */ 122 /* relocated CCSRBAR */ 123 #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT 124 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT 125 126 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */ 127 /* CONFIG_SYS_IMMR */ 128 /* DSP CCSRBAR */ 129 #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 130 #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT 131 132 /* 133 * Memory map 134 * 135 * 0x0000_0000 0x3FFF_FFFF DDR 1G cacheable 136 * 0x8800_0000 0x8810_0000 IFC internal SRAM 1M 137 * 0xB000_0000 0xB0FF_FFFF DSP core M2 memory 16M 138 * 0xC100_0000 0xC13F_FFFF MAPLE-2F 4M 139 * 0xC1F0_0000 0xC1F3_FFFF PA L2 SRAM Region 0 256K 140 * 0xC1F8_0000 0xC1F9_FFFF PA L2 SRAM Region 1 128K 141 * 0xFED0_0000 0xFED0_3FFF SEC Secured RAM 16K 142 * 0xFF60_0000 0xFF6F_FFFF DSP CCSR 1M 143 * 0xFF70_0000 0xFF7F_FFFF PA CCSR 1M 144 * 0xFF80_0000 0xFFFF_FFFF Boot Page & NAND flash buffer 8M 145 * 146 */ 147 148 /* 149 * IFC Definitions 150 */ 151 #define CONFIG_SYS_NO_FLASH 152 153 /* NAND Flash on IFC */ 154 #define CONFIG_SYS_NAND_BASE 0xff800000 155 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE 156 157 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ 158 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit*/ \ 159 | CSPR_MSEL_NAND /* MSEL = NAND */ \ 160 | CSPR_V) 161 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024) 162 163 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \ 164 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \ 165 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \ 166 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \ 167 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \ 168 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \ 169 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/ 170 171 /* NAND Flash Timing Params */ 172 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \ 173 | FTIM0_NAND_TWP(0x05) \ 174 | FTIM0_NAND_TWCHT(0x02) \ 175 | FTIM0_NAND_TWH(0x04)) 176 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1C) \ 177 | FTIM1_NAND_TWBE(0x1E) \ 178 | FTIM1_NAND_TRR(0x07) \ 179 | FTIM1_NAND_TRP(0x05)) 180 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \ 181 | FTIM2_NAND_TREH(0x04) \ 182 | FTIM2_NAND_TWHRE(0x11)) 183 #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04) 184 185 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } 186 #define CONFIG_SYS_MAX_NAND_DEVICE 1 187 #define CONFIG_CMD_NAND 188 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) 189 190 #define CONFIG_SYS_NAND_DDR_LAW 11 191 192 /* Set up IFC registers for boot location NAND */ 193 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR 194 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK 195 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR 196 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0 197 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1 198 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2 199 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3 200 201 #define CONFIG_SYS_INIT_RAM_LOCK 202 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ 203 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* End of used area in RAM */ 204 205 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \ 206 - GENERATED_GBL_DATA_SIZE) 207 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 208 209 #define CONFIG_SYS_MONITOR_LEN (768 * 1024) 210 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/ 211 212 /* Serial Port */ 213 #define CONFIG_CONS_INDEX 1 214 #undef CONFIG_SERIAL_SOFTWARE_FIFO 215 #define CONFIG_SYS_NS16550_SERIAL 216 #define CONFIG_SYS_NS16550_REG_SIZE 1 217 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) 218 #ifdef CONFIG_SPL_BUILD 219 #define CONFIG_NS16550_MIN_FUNCTIONS 220 #endif 221 222 #define CONFIG_SYS_BAUDRATE_TABLE \ 223 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} 224 225 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) 226 227 #define CONFIG_SYS_I2C 228 #define CONFIG_SYS_I2C_FSL 229 #define CONFIG_SYS_FSL_I2C_SPEED 400000 230 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F 231 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 232 233 /* I2C EEPROM */ 234 #define CONFIG_CMD_EEPROM 235 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 236 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3 237 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5 238 239 /* eSPI - Enhanced SPI */ 240 #ifdef CONFIG_FSL_ESPI 241 #define CONFIG_SF_DEFAULT_SPEED 10000000 242 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0 243 #endif 244 245 #if defined(CONFIG_TSEC_ENET) 246 247 #define CONFIG_MII /* MII PHY management */ 248 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */ 249 #define CONFIG_TSEC1 1 250 #define CONFIG_TSEC1_NAME "eTSEC1" 251 #define CONFIG_TSEC2 1 252 #define CONFIG_TSEC2_NAME "eTSEC2" 253 254 #define TSEC1_PHY_ADDR 0 255 #define TSEC2_PHY_ADDR 3 256 257 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 258 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) 259 260 #define TSEC1_PHYIDX 0 261 262 #define TSEC2_PHYIDX 0 263 264 #define CONFIG_ETHPRIME "eTSEC1" 265 266 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */ 267 268 #endif /* CONFIG_TSEC_ENET */ 269 270 /* 271 * Environment 272 */ 273 #if defined(CONFIG_RAMBOOT_SPIFLASH) 274 #define CONFIG_ENV_IS_IN_SPI_FLASH 275 #define CONFIG_ENV_SPI_BUS 0 276 #define CONFIG_ENV_SPI_CS 0 277 #define CONFIG_ENV_SPI_MAX_HZ 10000000 278 #define CONFIG_ENV_SPI_MODE 0 279 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */ 280 #define CONFIG_ENV_SECT_SIZE 0x10000 281 #define CONFIG_ENV_SIZE 0x2000 282 #elif defined(CONFIG_NAND) 283 #define CONFIG_ENV_IS_IN_NAND 284 #define CONFIG_SYS_EXTRA_ENV_RELOC 285 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE 286 #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE) 287 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) 288 #elif defined(CONFIG_SYS_RAMBOOT) 289 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */ 290 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) 291 #define CONFIG_ENV_SIZE 0x2000 292 #endif 293 294 #define CONFIG_LOADS_ECHO /* echo on for serial download */ 295 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ 296 297 /* 298 * Command line configuration. 299 */ 300 #define CONFIG_CMD_ERRATA 301 #define CONFIG_CMD_IRQ 302 #define CONFIG_DOS_PARTITION 303 #define CONFIG_CMD_REGINFO 304 305 /* 306 * Miscellaneous configurable options 307 */ 308 #define CONFIG_SYS_LONGHELP /* undef to save memory */ 309 #define CONFIG_CMDLINE_EDITING /* Command-line editing */ 310 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */ 311 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ 312 313 #if defined(CONFIG_CMD_KGDB) 314 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 315 #else 316 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 317 #endif 318 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) 319 /* Print Buffer Size */ 320 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 321 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */ 322 323 /* 324 * For booting Linux, the board info and command line data 325 * have to be in the first 64 MB of memory, since this is 326 * the maximum mapped by the Linux kernel during initialization. 327 */ 328 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */ 329 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ 330 331 #if defined(CONFIG_CMD_KGDB) 332 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ 333 #endif 334 335 /* Hash command with SHA acceleration supported in hardware */ 336 #ifdef CONFIG_FSL_CAAM 337 #define CONFIG_CMD_HASH 338 #define CONFIG_SHA_HW_ACCEL 339 #endif 340 341 #define CONFIG_USB_EHCI 342 343 #ifdef CONFIG_USB_EHCI 344 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET 345 #define CONFIG_USB_EHCI_FSL 346 #define CONFIG_HAS_FSL_DR_USB 347 #endif 348 349 /* 350 * Dynamic MTD Partition support with mtdparts 351 */ 352 #define CONFIG_MTD_DEVICE 353 #define CONFIG_MTD_PARTITIONS 354 #define CONFIG_CMD_MTDPARTS 355 #define MTDIDS_DEFAULT "nand0=ff800000.flash," 356 #define MTDPARTS_DEFAULT "mtdparts=ff800000.flash:1m(uboot)," \ 357 "8m(kernel),512k(dtb),-(fs)" 358 359 /* 360 * Environment Configuration 361 */ 362 363 #if defined(CONFIG_TSEC_ENET) 364 #define CONFIG_HAS_ETH0 365 #endif 366 367 #define CONFIG_HOSTNAME BSC9131rdb 368 #define CONFIG_ROOTPATH "/opt/nfsroot" 369 #define CONFIG_BOOTFILE "uImage" 370 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */ 371 372 #define CONFIG_BAUDRATE 115200 373 374 #define CONFIG_EXTRA_ENV_SETTINGS \ 375 "netdev=eth0\0" \ 376 "uboot=" CONFIG_UBOOTPATH "\0" \ 377 "loadaddr=1000000\0" \ 378 "bootfile=uImage\0" \ 379 "consoledev=ttyS0\0" \ 380 "ramdiskaddr=2000000\0" \ 381 "ramdiskfile=rootfs.ext2.gz.uboot\0" \ 382 "fdtaddr=1e00000\0" \ 383 "fdtfile=bsc9131rdb.dtb\0" \ 384 "bdev=sda1\0" \ 385 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \ 386 "bootm_size=0x37000000\0" \ 387 "othbootargs=ramdisk_size=600000 " \ 388 "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \ 389 "usbext2boot=setenv bootargs root=/dev/ram rw " \ 390 "console=$consoledev,$baudrate $othbootargs; " \ 391 "usb start;" \ 392 "ext2load usb 0:4 $loadaddr $bootfile;" \ 393 "ext2load usb 0:4 $fdtaddr $fdtfile;" \ 394 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ 395 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \ 396 397 #define CONFIG_RAMBOOTCOMMAND \ 398 "setenv bootargs root=/dev/ram rw " \ 399 "console=$consoledev,$baudrate $othbootargs; " \ 400 "tftp $ramdiskaddr $ramdiskfile;" \ 401 "tftp $loadaddr $bootfile;" \ 402 "tftp $fdtaddr $fdtfile;" \ 403 "bootm $loadaddr $ramdiskaddr $fdtaddr" 404 405 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND 406 407 #endif /* __CONFIG_H */ 408