xref: /openbmc/u-boot/include/configs/B4860QDS.h (revision 9b5dbe13)
1 /*
2  * Copyright 2011-2012 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:	GPL-2.0+
5  */
6 
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9 
10 #define CONFIG_DISPLAY_BOARDINFO
11 
12 /*
13  * B4860 QDS board configuration file
14  */
15 #define CONFIG_B4860QDS
16 #define CONFIG_PHYS_64BIT
17 
18 #ifdef CONFIG_RAMBOOT_PBL
19 #define CONFIG_SYS_FSL_PBL_PBI	$(SRCTREE)/board/freescale/b4860qds/b4_pbi.cfg
20 #define CONFIG_SYS_FSL_PBL_RCW	$(SRCTREE)/board/freescale/b4860qds/b4_rcw.cfg
21 #ifndef CONFIG_NAND
22 #define CONFIG_RAMBOOT_TEXT_BASE	CONFIG_SYS_TEXT_BASE
23 #define CONFIG_RESET_VECTOR_ADDRESS	0xfffffffc
24 #else
25 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
26 #define CONFIG_SPL_ENV_SUPPORT
27 #define CONFIG_SPL_SERIAL_SUPPORT
28 #define CONFIG_SPL_FLUSH_IMAGE
29 #define CONFIG_SPL_TARGET		"u-boot-with-spl.bin"
30 #define CONFIG_SPL_LIBGENERIC_SUPPORT
31 #define CONFIG_SPL_LIBCOMMON_SUPPORT
32 #define CONFIG_SPL_I2C_SUPPORT
33 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
34 #define CONFIG_FSL_LAW                 /* Use common FSL init code */
35 #define CONFIG_SYS_TEXT_BASE		0x00201000
36 #define CONFIG_SPL_TEXT_BASE		0xFFFD8000
37 #define CONFIG_SPL_PAD_TO		0x40000
38 #define CONFIG_SPL_MAX_SIZE		0x28000
39 #define RESET_VECTOR_OFFSET		0x27FFC
40 #define BOOT_PAGE_OFFSET		0x27000
41 #define CONFIG_SPL_NAND_SUPPORT
42 #define CONFIG_SYS_NAND_U_BOOT_SIZE	(768 << 10)
43 #define CONFIG_SYS_NAND_U_BOOT_DST	0x00200000
44 #define CONFIG_SYS_NAND_U_BOOT_START	0x00200000
45 #define CONFIG_SYS_NAND_U_BOOT_OFFS	(256 << 10)
46 #define CONFIG_SYS_LDSCRIPT	"arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
47 #define CONFIG_SPL_NAND_BOOT
48 #ifdef CONFIG_SPL_BUILD
49 #define CONFIG_SPL_SKIP_RELOCATE
50 #define CONFIG_SPL_COMMON_INIT_DDR
51 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
52 #define CONFIG_SYS_NO_FLASH
53 #endif
54 #endif
55 #endif
56 
57 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
58 /* Set 1M boot space */
59 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
60 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
61 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
62 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
63 #define CONFIG_SYS_NO_FLASH
64 #endif
65 
66 /* High Level Configuration Options */
67 #define CONFIG_BOOKE
68 #define CONFIG_E500			/* BOOKE e500 family */
69 #define CONFIG_E500MC			/* BOOKE e500mc family */
70 #define CONFIG_SYS_BOOK3E_HV		/* Category E.HV supported */
71 #define CONFIG_MP			/* support multiple processors */
72 
73 #ifndef CONFIG_SYS_TEXT_BASE
74 #define CONFIG_SYS_TEXT_BASE	0xeff40000
75 #endif
76 
77 #ifndef CONFIG_RESET_VECTOR_ADDRESS
78 #define CONFIG_RESET_VECTOR_ADDRESS	0xeffffffc
79 #endif
80 
81 #define CONFIG_SYS_FSL_CPC		/* Corenet Platform Cache */
82 #define CONFIG_SYS_NUM_CPC		CONFIG_NUM_DDR_CONTROLLERS
83 #define CONFIG_FSL_IFC			/* Enable IFC Support */
84 #define CONFIG_FSL_CAAM			/* Enable SEC/CAAM */
85 #define CONFIG_PCI			/* Enable PCI/PCIE */
86 #define CONFIG_PCIE1			/* PCIE controler 1 */
87 #define CONFIG_FSL_PCI_INIT		/* Use common FSL init code */
88 #define CONFIG_SYS_PCI_64BIT		/* enable 64-bit PCI resources */
89 
90 #ifndef CONFIG_PPC_B4420
91 #define CONFIG_SYS_SRIO
92 #define CONFIG_SRIO1			/* SRIO port 1 */
93 #define CONFIG_SRIO2			/* SRIO port 2 */
94 #define CONFIG_SRIO_PCIE_BOOT_MASTER
95 #endif
96 
97 #define CONFIG_FSL_LAW			/* Use common FSL init code */
98 
99 /* I2C bus multiplexer */
100 #define I2C_MUX_PCA_ADDR                0x77
101 
102 /* VSC Crossbar switches */
103 #define CONFIG_VSC_CROSSBAR
104 #define I2C_CH_DEFAULT                  0x8
105 #define I2C_CH_VSC3316                  0xc
106 #define I2C_CH_VSC3308                  0xd
107 
108 #define VSC3316_TX_ADDRESS              0x70
109 #define VSC3316_RX_ADDRESS              0x71
110 #define VSC3308_TX_ADDRESS              0x02
111 #define VSC3308_RX_ADDRESS              0x03
112 
113 /* IDT clock synthesizers */
114 #define CONFIG_IDT8T49N222A
115 #define I2C_CH_IDT                     0x9
116 
117 #define IDT_SERDES1_ADDRESS            0x6E
118 #define IDT_SERDES2_ADDRESS            0x6C
119 
120 /* Voltage monitor on channel 2*/
121 #define I2C_MUX_CH_VOL_MONITOR		0xa
122 #define I2C_VOL_MONITOR_ADDR		0x40
123 #define I2C_VOL_MONITOR_BUS_V_OFFSET	0x2
124 #define I2C_VOL_MONITOR_BUS_V_OVF	0x1
125 #define I2C_VOL_MONITOR_BUS_V_SHIFT	3
126 
127 #define CONFIG_ZM7300
128 #define I2C_MUX_CH_DPM			0xa
129 #define I2C_DPM_ADDR			0x28
130 
131 #define CONFIG_ENV_OVERWRITE
132 
133 #ifdef CONFIG_SYS_NO_FLASH
134 #if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
135 #define CONFIG_ENV_IS_NOWHERE
136 #endif
137 #else
138 #define CONFIG_FLASH_CFI_DRIVER
139 #define CONFIG_SYS_FLASH_CFI
140 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
141 #endif
142 
143 #if defined(CONFIG_SPIFLASH)
144 #define CONFIG_SYS_EXTRA_ENV_RELOC
145 #define CONFIG_ENV_IS_IN_SPI_FLASH
146 #define CONFIG_ENV_SPI_BUS              0
147 #define CONFIG_ENV_SPI_CS               0
148 #define CONFIG_ENV_SPI_MAX_HZ           10000000
149 #define CONFIG_ENV_SPI_MODE             0
150 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
151 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
152 #define CONFIG_ENV_SECT_SIZE            0x10000
153 #elif defined(CONFIG_SDCARD)
154 #define CONFIG_SYS_EXTRA_ENV_RELOC
155 #define CONFIG_ENV_IS_IN_MMC
156 #define CONFIG_SYS_MMC_ENV_DEV          0
157 #define CONFIG_ENV_SIZE			0x2000
158 #define CONFIG_ENV_OFFSET		(512 * 1097)
159 #elif defined(CONFIG_NAND)
160 #define CONFIG_SYS_EXTRA_ENV_RELOC
161 #define CONFIG_ENV_IS_IN_NAND
162 #define CONFIG_ENV_SIZE			0x2000
163 #define CONFIG_ENV_OFFSET		(10 * CONFIG_SYS_NAND_BLOCK_SIZE)
164 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
165 #define CONFIG_ENV_IS_IN_REMOTE
166 #define CONFIG_ENV_ADDR		0xffe20000
167 #define CONFIG_ENV_SIZE		0x2000
168 #elif defined(CONFIG_ENV_IS_NOWHERE)
169 #define CONFIG_ENV_SIZE		0x2000
170 #else
171 #define CONFIG_ENV_IS_IN_FLASH
172 #define CONFIG_ENV_ADDR		(CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
173 #define CONFIG_ENV_SIZE		0x2000
174 #define CONFIG_ENV_SECT_SIZE	0x20000 /* 128K (one sector) */
175 #endif
176 
177 #ifndef __ASSEMBLY__
178 unsigned long get_board_sys_clk(void);
179 unsigned long get_board_ddr_clk(void);
180 #endif
181 #define CONFIG_SYS_CLK_FREQ	get_board_sys_clk() /* sysclk for MPC85xx */
182 #define CONFIG_DDR_CLK_FREQ	get_board_ddr_clk()
183 
184 /*
185  * These can be toggled for performance analysis, otherwise use default.
186  */
187 #define CONFIG_SYS_CACHE_STASHING
188 #define CONFIG_BTB			/* toggle branch predition */
189 #define CONFIG_DDR_ECC
190 #ifdef CONFIG_DDR_ECC
191 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
192 #define CONFIG_MEM_INIT_VALUE		0xdeadbeef
193 #endif
194 
195 #define CONFIG_ENABLE_36BIT_PHYS
196 
197 #ifdef CONFIG_PHYS_64BIT
198 #define CONFIG_ADDR_MAP
199 #define CONFIG_SYS_NUM_ADDR_MAP		64	/* number of TLB1 entries */
200 #endif
201 
202 #if 0
203 #define CONFIG_POST CONFIG_SYS_POST_MEMORY	/* test POST memory test */
204 #endif
205 #define CONFIG_SYS_MEMTEST_START	0x00200000	/* memtest works on */
206 #define CONFIG_SYS_MEMTEST_END		0x00400000
207 #define CONFIG_SYS_ALT_MEMTEST
208 #define CONFIG_PANIC_HANG	/* do not reset board on panic */
209 
210 /*
211  *  Config the L3 Cache as L3 SRAM
212  */
213 #define CONFIG_SYS_INIT_L3_ADDR		0xFFFC0000
214 #define CONFIG_SYS_L3_SIZE		256 << 10
215 #define CONFIG_SPL_GD_ADDR		(CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
216 #ifdef CONFIG_NAND
217 #define CONFIG_ENV_ADDR			(CONFIG_SPL_GD_ADDR + 4 * 1024)
218 #endif
219 #define CONFIG_SPL_RELOC_MALLOC_ADDR	(CONFIG_SPL_GD_ADDR + 12 * 1024)
220 #define CONFIG_SPL_RELOC_MALLOC_SIZE	(30 << 10)
221 #define CONFIG_SPL_RELOC_STACK		(CONFIG_SPL_GD_ADDR + 64 * 1024)
222 #define CONFIG_SPL_RELOC_STACK_SIZE	(22 << 10)
223 
224 #ifdef CONFIG_PHYS_64BIT
225 #define CONFIG_SYS_DCSRBAR		0xf0000000
226 #define CONFIG_SYS_DCSRBAR_PHYS		0xf00000000ull
227 #endif
228 
229 /* EEPROM */
230 #define CONFIG_ID_EEPROM
231 #define CONFIG_SYS_I2C_EEPROM_NXID
232 #define CONFIG_SYS_EEPROM_BUS_NUM	0
233 #define CONFIG_SYS_I2C_EEPROM_ADDR	0x57
234 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN	1
235 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
236 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
237 
238 /*
239  * DDR Setup
240  */
241 #define CONFIG_VERY_BIG_RAM
242 #define CONFIG_SYS_DDR_SDRAM_BASE	0x00000000
243 #define CONFIG_SYS_SDRAM_BASE		CONFIG_SYS_DDR_SDRAM_BASE
244 
245 /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
246 #define CONFIG_DIMM_SLOTS_PER_CTLR	1
247 #define CONFIG_CHIP_SELECTS_PER_CTRL	(4 * CONFIG_DIMM_SLOTS_PER_CTLR)
248 
249 #define CONFIG_DDR_SPD
250 #define CONFIG_SYS_DDR_RAW_TIMING
251 #define CONFIG_SYS_FSL_DDR3
252 #ifndef CONFIG_SPL_BUILD
253 #define CONFIG_FSL_DDR_INTERACTIVE
254 #endif
255 
256 #define CONFIG_SYS_SPD_BUS_NUM	0
257 #define SPD_EEPROM_ADDRESS1	0x51
258 #define SPD_EEPROM_ADDRESS2	0x53
259 
260 #define SPD_EEPROM_ADDRESS	SPD_EEPROM_ADDRESS1
261 #define CONFIG_SYS_SDRAM_SIZE	2048	/* for fixed parameter use */
262 
263 /*
264  * IFC Definitions
265  */
266 #define CONFIG_SYS_FLASH_BASE	0xe0000000
267 #ifdef CONFIG_PHYS_64BIT
268 #define CONFIG_SYS_FLASH_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_FLASH_BASE)
269 #else
270 #define CONFIG_SYS_FLASH_BASE_PHYS	CONFIG_SYS_FLASH_BASE
271 #endif
272 
273 #define CONFIG_SYS_NOR0_CSPR_EXT	(0xf)
274 #define CONFIG_SYS_NOR0_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
275 				+ 0x8000000) | \
276 				CSPR_PORT_SIZE_16 | \
277 				CSPR_MSEL_NOR | \
278 				CSPR_V)
279 #define CONFIG_SYS_NOR1_CSPR_EXT	(0xf)
280 #define CONFIG_SYS_NOR1_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
281 				CSPR_PORT_SIZE_16 | \
282 				CSPR_MSEL_NOR | \
283 				CSPR_V)
284 #define CONFIG_SYS_NOR_AMASK	IFC_AMASK(128 * 1024 * 1024)
285 /* NOR Flash Timing Params */
286 #define CONFIG_SYS_NOR_CSOR	CSOR_NOR_ADM_SHIFT(4)
287 #define CONFIG_SYS_NOR_FTIM0	(FTIM0_NOR_TACSE(0x01) | \
288 				FTIM0_NOR_TEADC(0x04) | \
289 				FTIM0_NOR_TEAHC(0x20))
290 #define CONFIG_SYS_NOR_FTIM1	(FTIM1_NOR_TACO(0x35) | \
291 				FTIM1_NOR_TRAD_NOR(0x1A) |\
292 				FTIM1_NOR_TSEQRAD_NOR(0x13))
293 #define CONFIG_SYS_NOR_FTIM2	(FTIM2_NOR_TCS(0x01) | \
294 				FTIM2_NOR_TCH(0x0E) | \
295 				FTIM2_NOR_TWPH(0x0E) | \
296 				FTIM2_NOR_TWP(0x1c))
297 #define CONFIG_SYS_NOR_FTIM3	0x0
298 
299 #define CONFIG_SYS_FLASH_QUIET_TEST
300 #define CONFIG_FLASH_SHOW_PROGRESS	45 /* count down from 45/5: 9..1 */
301 
302 #define CONFIG_SYS_MAX_FLASH_BANKS	2	/* number of banks */
303 #define CONFIG_SYS_MAX_FLASH_SECT	1024	/* sectors per device */
304 #define CONFIG_SYS_FLASH_ERASE_TOUT	60000	/* Flash Erase Timeout (ms) */
305 #define CONFIG_SYS_FLASH_WRITE_TOUT	500	/* Flash Write Timeout (ms) */
306 
307 #define CONFIG_SYS_FLASH_EMPTY_INFO
308 #define CONFIG_SYS_FLASH_BANKS_LIST	{CONFIG_SYS_FLASH_BASE_PHYS \
309 					+ 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
310 
311 #define CONFIG_FSL_QIXIS	/* use common QIXIS code */
312 #define CONFIG_FSL_QIXIS_V2
313 #define QIXIS_BASE		0xffdf0000
314 #ifdef CONFIG_PHYS_64BIT
315 #define QIXIS_BASE_PHYS		(0xf00000000ull | QIXIS_BASE)
316 #else
317 #define QIXIS_BASE_PHYS		QIXIS_BASE
318 #endif
319 #define QIXIS_LBMAP_SWITCH		0x01
320 #define QIXIS_LBMAP_MASK		0x0f
321 #define QIXIS_LBMAP_SHIFT		0
322 #define QIXIS_LBMAP_DFLTBANK		0x00
323 #define QIXIS_LBMAP_ALTBANK		0x02
324 #define QIXIS_RST_CTL_RESET		0x31
325 #define QIXIS_RCFG_CTL_RECONFIG_IDLE	0x20
326 #define QIXIS_RCFG_CTL_RECONFIG_START	0x21
327 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE	0x08
328 
329 #define CONFIG_SYS_CSPR3_EXT	(0xf)
330 #define CONFIG_SYS_CSPR3	(CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
331 				| CSPR_PORT_SIZE_8 \
332 				| CSPR_MSEL_GPCM \
333 				| CSPR_V)
334 #define CONFIG_SYS_AMASK3	IFC_AMASK(4 * 1024)
335 #define CONFIG_SYS_CSOR3	0x0
336 /* QIXIS Timing parameters for IFC CS3 */
337 #define CONFIG_SYS_CS3_FTIM0		(FTIM0_GPCM_TACSE(0x0e) | \
338 					FTIM0_GPCM_TEADC(0x0e) | \
339 					FTIM0_GPCM_TEAHC(0x0e))
340 #define CONFIG_SYS_CS3_FTIM1		(FTIM1_GPCM_TACO(0x0e) | \
341 					FTIM1_GPCM_TRAD(0x1f))
342 #define CONFIG_SYS_CS3_FTIM2		(FTIM2_GPCM_TCS(0x0e) | \
343 					FTIM2_GPCM_TCH(0x8) | \
344 					FTIM2_GPCM_TWP(0x1f))
345 #define CONFIG_SYS_CS3_FTIM3		0x0
346 
347 /* NAND Flash on IFC */
348 #define CONFIG_NAND_FSL_IFC
349 #define CONFIG_SYS_NAND_MAX_ECCPOS	256
350 #define CONFIG_SYS_NAND_MAX_OOBFREE	2
351 #define CONFIG_SYS_NAND_BASE		0xff800000
352 #ifdef CONFIG_PHYS_64BIT
353 #define CONFIG_SYS_NAND_BASE_PHYS	(0xf00000000ull | CONFIG_SYS_NAND_BASE)
354 #else
355 #define CONFIG_SYS_NAND_BASE_PHYS	CONFIG_SYS_NAND_BASE
356 #endif
357 
358 #define CONFIG_SYS_NAND_CSPR_EXT	(0xf)
359 #define CONFIG_SYS_NAND_CSPR	(CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
360 				| CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
361 				| CSPR_MSEL_NAND	/* MSEL = NAND */ \
362 				| CSPR_V)
363 #define CONFIG_SYS_NAND_AMASK	IFC_AMASK(64 * 1024)
364 
365 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
366 				| CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
367 				| CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
368 				| CSOR_NAND_RAL_3	/* RAL = 2Byes */ \
369 				| CSOR_NAND_PGS_2K	/* Page Size = 2K */ \
370 				| CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
371 				| CSOR_NAND_PB(64))	/*Pages Per Block = 64*/
372 
373 #define CONFIG_SYS_NAND_ONFI_DETECTION
374 
375 /* ONFI NAND Flash mode0 Timing Params */
376 #define CONFIG_SYS_NAND_FTIM0		(FTIM0_NAND_TCCST(0x07) | \
377 					FTIM0_NAND_TWP(0x18)   | \
378 					FTIM0_NAND_TWCHT(0x07) | \
379 					FTIM0_NAND_TWH(0x0a))
380 #define CONFIG_SYS_NAND_FTIM1		(FTIM1_NAND_TADLE(0x32) | \
381 					FTIM1_NAND_TWBE(0x39)  | \
382 					FTIM1_NAND_TRR(0x0e)   | \
383 					FTIM1_NAND_TRP(0x18))
384 #define CONFIG_SYS_NAND_FTIM2		(FTIM2_NAND_TRAD(0x0f) | \
385 					FTIM2_NAND_TREH(0x0a) | \
386 					FTIM2_NAND_TWHRE(0x1e))
387 #define CONFIG_SYS_NAND_FTIM3		0x0
388 
389 #define CONFIG_SYS_NAND_DDR_LAW		11
390 
391 #define CONFIG_SYS_NAND_BASE_LIST	{ CONFIG_SYS_NAND_BASE }
392 #define CONFIG_SYS_MAX_NAND_DEVICE	1
393 #define CONFIG_CMD_NAND
394 
395 #define CONFIG_SYS_NAND_BLOCK_SIZE	(128 * 1024)
396 
397 #if defined(CONFIG_NAND)
398 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NAND_CSPR_EXT
399 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NAND_CSPR
400 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NAND_AMASK
401 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NAND_CSOR
402 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NAND_FTIM0
403 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NAND_FTIM1
404 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NAND_FTIM2
405 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NAND_FTIM3
406 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NOR0_CSPR_EXT
407 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NOR0_CSPR
408 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NOR_AMASK
409 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NOR_CSOR
410 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NOR_FTIM0
411 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NOR_FTIM1
412 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NOR_FTIM2
413 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NOR_FTIM3
414 #else
415 #define CONFIG_SYS_CSPR0_EXT		CONFIG_SYS_NOR0_CSPR_EXT
416 #define CONFIG_SYS_CSPR0		CONFIG_SYS_NOR0_CSPR
417 #define CONFIG_SYS_AMASK0		CONFIG_SYS_NOR_AMASK
418 #define CONFIG_SYS_CSOR0		CONFIG_SYS_NOR_CSOR
419 #define CONFIG_SYS_CS0_FTIM0		CONFIG_SYS_NOR_FTIM0
420 #define CONFIG_SYS_CS0_FTIM1		CONFIG_SYS_NOR_FTIM1
421 #define CONFIG_SYS_CS0_FTIM2		CONFIG_SYS_NOR_FTIM2
422 #define CONFIG_SYS_CS0_FTIM3		CONFIG_SYS_NOR_FTIM3
423 #define CONFIG_SYS_CSPR2_EXT		CONFIG_SYS_NAND_CSPR_EXT
424 #define CONFIG_SYS_CSPR2		CONFIG_SYS_NAND_CSPR
425 #define CONFIG_SYS_AMASK2		CONFIG_SYS_NAND_AMASK
426 #define CONFIG_SYS_CSOR2		CONFIG_SYS_NAND_CSOR
427 #define CONFIG_SYS_CS2_FTIM0		CONFIG_SYS_NAND_FTIM0
428 #define CONFIG_SYS_CS2_FTIM1		CONFIG_SYS_NAND_FTIM1
429 #define CONFIG_SYS_CS2_FTIM2		CONFIG_SYS_NAND_FTIM2
430 #define CONFIG_SYS_CS2_FTIM3		CONFIG_SYS_NAND_FTIM3
431 #endif
432 #define CONFIG_SYS_CSPR1_EXT		CONFIG_SYS_NOR1_CSPR_EXT
433 #define CONFIG_SYS_CSPR1		CONFIG_SYS_NOR1_CSPR
434 #define CONFIG_SYS_AMASK1		CONFIG_SYS_NOR_AMASK
435 #define CONFIG_SYS_CSOR1		CONFIG_SYS_NOR_CSOR
436 #define CONFIG_SYS_CS1_FTIM0		CONFIG_SYS_NOR_FTIM0
437 #define CONFIG_SYS_CS1_FTIM1		CONFIG_SYS_NOR_FTIM1
438 #define CONFIG_SYS_CS1_FTIM2		CONFIG_SYS_NOR_FTIM2
439 #define CONFIG_SYS_CS1_FTIM3		CONFIG_SYS_NOR_FTIM3
440 
441 #ifdef CONFIG_SPL_BUILD
442 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SPL_TEXT_BASE
443 #else
444 #define CONFIG_SYS_MONITOR_BASE	CONFIG_SYS_TEXT_BASE	/* start of monitor */
445 #endif
446 
447 #if defined(CONFIG_RAMBOOT_PBL)
448 #define CONFIG_SYS_RAMBOOT
449 #endif
450 
451 #define CONFIG_BOARD_EARLY_INIT_R
452 #define CONFIG_MISC_INIT_R
453 
454 #define CONFIG_HWCONFIG
455 
456 /* define to use L1 as initial stack */
457 #define CONFIG_L1_INIT_RAM
458 #define CONFIG_SYS_INIT_RAM_LOCK
459 #define CONFIG_SYS_INIT_RAM_ADDR	0xfdd00000	/* Initial L1 address */
460 #ifdef CONFIG_PHYS_64BIT
461 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH	0xf
462 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW	0xfe03c000
463 /* The assembler doesn't like typecast */
464 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
465 	((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
466 	  CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
467 #else
468 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS	0xfe03c000 /* Initial L1 address */
469 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
470 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
471 #endif
472 #define CONFIG_SYS_INIT_RAM_SIZE		0x00004000
473 
474 #define CONFIG_SYS_GBL_DATA_OFFSET	(CONFIG_SYS_INIT_RAM_SIZE - \
475 					GENERATED_GBL_DATA_SIZE)
476 #define CONFIG_SYS_INIT_SP_OFFSET	CONFIG_SYS_GBL_DATA_OFFSET
477 
478 #define CONFIG_SYS_MONITOR_LEN		(768 * 1024)
479 #define CONFIG_SYS_MALLOC_LEN		(4 * 1024 * 1024)
480 
481 /* Serial Port - controlled on board with jumper J8
482  * open - index 2
483  * shorted - index 1
484  */
485 #define CONFIG_CONS_INDEX	1
486 #define CONFIG_SYS_NS16550_SERIAL
487 #define CONFIG_SYS_NS16550_REG_SIZE	1
488 #define CONFIG_SYS_NS16550_CLK		(get_bus_freq(0)/2)
489 
490 #define CONFIG_SYS_BAUDRATE_TABLE	\
491 	{300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
492 
493 #define CONFIG_SYS_NS16550_COM1	(CONFIG_SYS_CCSRBAR+0x11C500)
494 #define CONFIG_SYS_NS16550_COM2	(CONFIG_SYS_CCSRBAR+0x11C600)
495 #define CONFIG_SYS_NS16550_COM3	(CONFIG_SYS_CCSRBAR+0x11D500)
496 #define CONFIG_SYS_NS16550_COM4	(CONFIG_SYS_CCSRBAR+0x11D600)
497 #ifndef CONFIG_SPL_BUILD
498 #define CONFIG_SYS_CONSOLE_IS_IN_ENV	/* determine from environment */
499 #endif
500 
501 
502 /* Use the HUSH parser */
503 #define CONFIG_SYS_HUSH_PARSER
504 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
505 
506 /* pass open firmware flat tree */
507 #define CONFIG_OF_LIBFDT
508 #define CONFIG_OF_BOARD_SETUP
509 #define CONFIG_OF_STDOUT_VIA_ALIAS
510 
511 /* new uImage format support */
512 #define CONFIG_FIT
513 #define CONFIG_FIT_VERBOSE	/* enable fit_format_{error,warning}() */
514 
515 /* I2C */
516 #define CONFIG_SYS_I2C
517 #define CONFIG_SYS_I2C_FSL		/* Use FSL common I2C driver */
518 #define CONFIG_SYS_FSL_I2C_SPEED	400000	/* I2C speed in Hz */
519 #define CONFIG_SYS_FSL_I2C_SLAVE	0x7F
520 #define CONFIG_SYS_FSL_I2C2_SPEED	400000	/* I2C speed in Hz */
521 #define CONFIG_SYS_FSL_I2C2_SLAVE	0x7F
522 #define CONFIG_SYS_FSL_I2C_OFFSET	0x118000
523 #define CONFIG_SYS_FSL_I2C2_OFFSET	0x119000
524 
525 /*
526  * RTC configuration
527  */
528 #define RTC
529 #define CONFIG_RTC_DS3231               1
530 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
531 
532 /*
533  * RapidIO
534  */
535 #ifdef CONFIG_SYS_SRIO
536 #ifdef CONFIG_SRIO1
537 #define CONFIG_SYS_SRIO1_MEM_VIRT	0xa0000000
538 #ifdef CONFIG_PHYS_64BIT
539 #define CONFIG_SYS_SRIO1_MEM_PHYS	0xc20000000ull
540 #else
541 #define CONFIG_SYS_SRIO1_MEM_PHYS	0xa0000000
542 #endif
543 #define CONFIG_SYS_SRIO1_MEM_SIZE	0x10000000	/* 256M */
544 #endif
545 
546 #ifdef CONFIG_SRIO2
547 #define CONFIG_SYS_SRIO2_MEM_VIRT	0xb0000000
548 #ifdef CONFIG_PHYS_64BIT
549 #define CONFIG_SYS_SRIO2_MEM_PHYS	0xc30000000ull
550 #else
551 #define CONFIG_SYS_SRIO2_MEM_PHYS	0xb0000000
552 #endif
553 #define CONFIG_SYS_SRIO2_MEM_SIZE	0x10000000	/* 256M */
554 #endif
555 #endif
556 
557 /*
558  * for slave u-boot IMAGE instored in master memory space,
559  * PHYS must be aligned based on the SIZE
560  */
561 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
562 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
563 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000	/* 1M */
564 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
565 /*
566  * for slave UCODE and ENV instored in master memory space,
567  * PHYS must be aligned based on the SIZE
568  */
569 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
570 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
571 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000	/* 256K */
572 
573 /* slave core release by master*/
574 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
575 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
576 
577 /*
578  * SRIO_PCIE_BOOT - SLAVE
579  */
580 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
581 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
582 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
583 		(0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
584 #endif
585 
586 /*
587  * eSPI - Enhanced SPI
588  */
589 #define CONFIG_CMD_SF
590 #define CONFIG_SF_DEFAULT_SPEED         10000000
591 #define CONFIG_SF_DEFAULT_MODE          0
592 
593 /*
594  * MAPLE
595  */
596 #ifdef CONFIG_PHYS_64BIT
597 #define CONFIG_SYS_MAPLE_MEM_PHYS      0xFA0000000ull
598 #else
599 #define CONFIG_SYS_MAPLE_MEM_PHYS      0xA0000000
600 #endif
601 
602 /*
603  * General PCI
604  * Memory space is mapped 1-1, but I/O space must start from 0.
605  */
606 
607 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
608 #define CONFIG_SYS_PCIE1_MEM_VIRT	0x80000000
609 #ifdef CONFIG_PHYS_64BIT
610 #define CONFIG_SYS_PCIE1_MEM_BUS	0xe0000000
611 #define CONFIG_SYS_PCIE1_MEM_PHYS	0xc00000000ull
612 #else
613 #define CONFIG_SYS_PCIE1_MEM_BUS	0x80000000
614 #define CONFIG_SYS_PCIE1_MEM_PHYS	0x80000000
615 #endif
616 #define CONFIG_SYS_PCIE1_MEM_SIZE	0x20000000	/* 512M */
617 #define CONFIG_SYS_PCIE1_IO_VIRT	0xf8000000
618 #define CONFIG_SYS_PCIE1_IO_BUS		0x00000000
619 #ifdef CONFIG_PHYS_64BIT
620 #define CONFIG_SYS_PCIE1_IO_PHYS	0xff8000000ull
621 #else
622 #define CONFIG_SYS_PCIE1_IO_PHYS	0xf8000000
623 #endif
624 #define CONFIG_SYS_PCIE1_IO_SIZE	0x00010000	/* 64k */
625 
626 /* Qman/Bman */
627 #ifndef CONFIG_NOBQFMAN
628 #define CONFIG_SYS_DPAA_QBMAN		/* Support Q/Bman */
629 #define CONFIG_SYS_BMAN_NUM_PORTALS	25
630 #define CONFIG_SYS_BMAN_MEM_BASE	0xf4000000
631 #ifdef CONFIG_PHYS_64BIT
632 #define CONFIG_SYS_BMAN_MEM_PHYS	0xff4000000ull
633 #else
634 #define CONFIG_SYS_BMAN_MEM_PHYS	CONFIG_SYS_BMAN_MEM_BASE
635 #endif
636 #define CONFIG_SYS_BMAN_MEM_SIZE	0x02000000
637 #define CONFIG_SYS_BMAN_SP_CENA_SIZE	0x4000
638 #define CONFIG_SYS_BMAN_SP_CINH_SIZE	0x1000
639 #define CONFIG_SYS_BMAN_CENA_BASE	CONFIG_SYS_BMAN_MEM_BASE
640 #define CONFIG_SYS_BMAN_CENA_SIZE	(CONFIG_SYS_BMAN_MEM_SIZE >> 1)
641 #define CONFIG_SYS_BMAN_CINH_BASE	(CONFIG_SYS_BMAN_MEM_BASE + \
642 					CONFIG_SYS_BMAN_CENA_SIZE)
643 #define CONFIG_SYS_BMAN_CINH_SIZE	(CONFIG_SYS_BMAN_MEM_SIZE >> 1)
644 #define CONFIG_SYS_BMAN_SWP_ISDR_REG	0xE08
645 #define CONFIG_SYS_QMAN_NUM_PORTALS	25
646 #define CONFIG_SYS_QMAN_MEM_BASE	0xf6000000
647 #ifdef CONFIG_PHYS_64BIT
648 #define CONFIG_SYS_QMAN_MEM_PHYS	0xff6000000ull
649 #else
650 #define CONFIG_SYS_QMAN_MEM_PHYS	CONFIG_SYS_QMAN_MEM_BASE
651 #endif
652 #define CONFIG_SYS_QMAN_MEM_SIZE	0x02000000
653 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
654 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
655 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
656 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
657 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
658 					CONFIG_SYS_QMAN_CENA_SIZE)
659 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
660 #define CONFIG_SYS_QMAN_SWP_ISDR_REG	0xE08
661 
662 #define CONFIG_SYS_DPAA_FMAN
663 
664 #define CONFIG_SYS_DPAA_RMAN
665 
666 /* Default address of microcode for the Linux Fman driver */
667 #if defined(CONFIG_SPIFLASH)
668 /*
669  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
670  * env, so we got 0x110000.
671  */
672 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
673 #define CONFIG_SYS_FMAN_FW_ADDR	0x110000
674 #elif defined(CONFIG_SDCARD)
675 /*
676  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
677  * about 545KB (1089 blocks), Env is stored after the image, and the env size is
678  * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
679  */
680 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
681 #define CONFIG_SYS_FMAN_FW_ADDR	(512 * 1130)
682 #elif defined(CONFIG_NAND)
683 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
684 #define CONFIG_SYS_FMAN_FW_ADDR	(13 * CONFIG_SYS_NAND_BLOCK_SIZE)
685 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
686 /*
687  * Slave has no ucode locally, it can fetch this from remote. When implementing
688  * in two corenet boards, slave's ucode could be stored in master's memory
689  * space, the address can be mapped from slave TLB->slave LAW->
690  * slave SRIO or PCIE outbound window->master inbound window->
691  * master LAW->the ucode address in master's memory space.
692  */
693 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
694 #define CONFIG_SYS_FMAN_FW_ADDR	0xFFE00000
695 #else
696 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
697 #define CONFIG_SYS_FMAN_FW_ADDR		0xEFF00000
698 #endif
699 #define CONFIG_SYS_QE_FMAN_FW_LENGTH	0x10000
700 #define CONFIG_SYS_FDT_PAD		(0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
701 #endif /* CONFIG_NOBQFMAN */
702 
703 #ifdef CONFIG_SYS_DPAA_FMAN
704 #define CONFIG_FMAN_ENET
705 #define CONFIG_PHYLIB_10G
706 #define CONFIG_PHY_VITESSE
707 #define CONFIG_PHY_TERANETICS
708 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
709 #define SGMII_CARD_PORT2_PHY_ADDR 0x10
710 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
711 #define SGMII_CARD_PORT4_PHY_ADDR 0x11
712 #endif
713 
714 #ifdef CONFIG_PCI
715 #define CONFIG_PCI_INDIRECT_BRIDGE
716 #define CONFIG_PCI_PNP			/* do pci plug-and-play */
717 
718 #define CONFIG_PCI_SCAN_SHOW		/* show pci devices on startup */
719 #define CONFIG_DOS_PARTITION
720 #endif	/* CONFIG_PCI */
721 
722 #ifdef CONFIG_FMAN_ENET
723 #define CONFIG_SYS_FM1_ONBOARD_PHY1_ADDR 0x10
724 #define CONFIG_SYS_FM1_ONBOARD_PHY2_ADDR 0x11
725 
726 /*B4860 QDS AMC2PEX-2S default PHY_ADDR */
727 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0x7	 /*SLOT 1*/
728 #define CONFIG_SYS_FM1_10GEC2_PHY_ADDR 0x6	 /*SLOT 2*/
729 
730 
731 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
732 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
733 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
734 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
735 
736 #define CONFIG_MII		/* MII PHY management */
737 #define CONFIG_ETHPRIME		"FM1@DTSEC1"
738 #define CONFIG_PHY_GIGE		/* Include GbE speed/duplex detection */
739 #endif
740 
741 #define CONFIG_SYS_FSL_B4860QDS_XFI_ERR
742 
743 /*
744  * Environment
745  */
746 #define CONFIG_LOADS_ECHO		/* echo on for serial download */
747 #define CONFIG_SYS_LOADS_BAUD_CHANGE	/* allow baudrate change */
748 
749 /*
750  * Command line configuration.
751  */
752 #define CONFIG_CMD_DATE
753 #define CONFIG_CMD_DHCP
754 #define CONFIG_CMD_EEPROM
755 #define CONFIG_CMD_ERRATA
756 #define CONFIG_CMD_GREPENV
757 #define CONFIG_CMD_IRQ
758 #define CONFIG_CMD_I2C
759 #define CONFIG_CMD_MII
760 #define CONFIG_CMD_PING
761 #define CONFIG_CMD_REGINFO
762 
763 #ifdef CONFIG_PCI
764 #define CONFIG_CMD_PCI
765 #endif
766 
767 /* Hash command with SHA acceleration supported in hardware */
768 #ifdef CONFIG_FSL_CAAM
769 #define CONFIG_CMD_HASH
770 #define CONFIG_SHA_HW_ACCEL
771 #endif
772 
773 /*
774 * USB
775 */
776 #define CONFIG_HAS_FSL_DR_USB
777 
778 #ifdef CONFIG_HAS_FSL_DR_USB
779 #define CONFIG_USB_EHCI
780 
781 #ifdef CONFIG_USB_EHCI
782 #define CONFIG_CMD_USB
783 #define CONFIG_USB_STORAGE
784 #define CONFIG_USB_EHCI_FSL
785 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
786 #define CONFIG_CMD_EXT2
787 #endif
788 #endif
789 
790 /*
791  * Miscellaneous configurable options
792  */
793 #define CONFIG_SYS_LONGHELP			/* undef to save memory	*/
794 #define CONFIG_CMDLINE_EDITING			/* Command-line editing */
795 #define CONFIG_AUTO_COMPLETE			/* add autocompletion support */
796 #define CONFIG_SYS_LOAD_ADDR	0x2000000	/* default load address */
797 #ifdef CONFIG_CMD_KGDB
798 #define CONFIG_SYS_CBSIZE	1024		/* Console I/O Buffer Size */
799 #else
800 #define CONFIG_SYS_CBSIZE	256		/* Console I/O Buffer Size */
801 #endif
802 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
803 #define CONFIG_SYS_MAXARGS	16		/* max number of command args */
804 #define CONFIG_SYS_BARGSIZE	CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
805 
806 /*
807  * For booting Linux, the board info and command line data
808  * have to be in the first 64 MB of memory, since this is
809  * the maximum mapped by the Linux kernel during initialization.
810  */
811 #define CONFIG_SYS_BOOTMAPSZ	(64 << 20)	/* Initial map for Linux*/
812 #define CONFIG_SYS_BOOTM_LEN	(64 << 20)	/* Increase max gunzip size */
813 
814 #ifdef CONFIG_CMD_KGDB
815 #define CONFIG_KGDB_BAUDRATE	230400	/* speed to run kgdb serial port */
816 #endif
817 
818 /*
819  * Environment Configuration
820  */
821 #define CONFIG_ROOTPATH		"/opt/nfsroot"
822 #define CONFIG_BOOTFILE		"uImage"
823 #define CONFIG_UBOOTPATH	"u-boot.bin"	/* U-Boot image on TFTP server*/
824 
825 /* default location for tftp and bootm */
826 #define CONFIG_LOADADDR		1000000
827 
828 #define CONFIG_BOOTDELAY	10	/* -1 disables auto-boot */
829 
830 #define CONFIG_BAUDRATE	115200
831 
832 #define __USB_PHY_TYPE	ulpi
833 
834 #ifdef CONFIG_PPC_B4860
835 #define HWCONFIG	"hwconfig=fsl_ddr:ctlr_intlv=null,"	\
836 			"bank_intlv=cs0_cs1;"	\
837 			"en_cpc:cpc2;"
838 #else
839 #define	HWCONFIG	"hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=cs0_cs1;"
840 #endif
841 
842 #define	CONFIG_EXTRA_ENV_SETTINGS				\
843 	HWCONFIG						\
844 	"usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
845 	"netdev=eth0\0"						\
846 	"uboot=" __stringify(CONFIG_UBOOTPATH) "\0"			\
847 	"ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"			\
848 	"tftpflash=tftpboot $loadaddr $uboot && "		\
849 	"protect off $ubootaddr +$filesize && "			\
850 	"erase $ubootaddr +$filesize && "			\
851 	"cp.b $loadaddr $ubootaddr $filesize && "		\
852 	"protect on $ubootaddr +$filesize && "			\
853 	"cmp.b $loadaddr $ubootaddr $filesize\0"		\
854 	"consoledev=ttyS0\0"					\
855 	"ramdiskaddr=2000000\0"					\
856 	"ramdiskfile=b4860qds/ramdisk.uboot\0"			\
857 	"fdtaddr=c00000\0"					\
858 	"fdtfile=b4860qds/b4860qds.dtb\0"				\
859 	"bdev=sda3\0"
860 
861 /* For emulation this causes u-boot to jump to the start of the proof point
862    app code automatically */
863 #define CONFIG_PROOF_POINTS			\
864  "setenv bootargs root=/dev/$bdev rw "		\
865  "console=$consoledev,$baudrate $othbootargs;"	\
866  "cpu 1 release 0x29000000 - - -;"		\
867  "cpu 2 release 0x29000000 - - -;"		\
868  "cpu 3 release 0x29000000 - - -;"		\
869  "cpu 4 release 0x29000000 - - -;"		\
870  "cpu 5 release 0x29000000 - - -;"		\
871  "cpu 6 release 0x29000000 - - -;"		\
872  "cpu 7 release 0x29000000 - - -;"		\
873  "go 0x29000000"
874 
875 #define CONFIG_HVBOOT	\
876  "setenv bootargs config-addr=0x60000000; "	\
877  "bootm 0x01000000 - 0x00f00000"
878 
879 #define CONFIG_ALU				\
880  "setenv bootargs root=/dev/$bdev rw "		\
881  "console=$consoledev,$baudrate $othbootargs;"	\
882  "cpu 1 release 0x01000000 - - -;"		\
883  "cpu 2 release 0x01000000 - - -;"		\
884  "cpu 3 release 0x01000000 - - -;"		\
885  "cpu 4 release 0x01000000 - - -;"		\
886  "cpu 5 release 0x01000000 - - -;"		\
887  "cpu 6 release 0x01000000 - - -;"		\
888  "cpu 7 release 0x01000000 - - -;"		\
889  "go 0x01000000"
890 
891 #define CONFIG_LINUX				\
892  "setenv bootargs root=/dev/ram rw "		\
893  "console=$consoledev,$baudrate $othbootargs;"	\
894  "setenv ramdiskaddr 0x02000000;"		\
895  "setenv fdtaddr 0x00c00000;"			\
896  "setenv loadaddr 0x1000000;"			\
897  "bootm $loadaddr $ramdiskaddr $fdtaddr"
898 
899 #define CONFIG_HDBOOT					\
900 	"setenv bootargs root=/dev/$bdev rw "		\
901 	"console=$consoledev,$baudrate $othbootargs;"	\
902 	"tftp $loadaddr $bootfile;"			\
903 	"tftp $fdtaddr $fdtfile;"			\
904 	"bootm $loadaddr - $fdtaddr"
905 
906 #define CONFIG_NFSBOOTCOMMAND			\
907 	"setenv bootargs root=/dev/nfs rw "	\
908 	"nfsroot=$serverip:$rootpath "		\
909 	"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
910 	"console=$consoledev,$baudrate $othbootargs;"	\
911 	"tftp $loadaddr $bootfile;"		\
912 	"tftp $fdtaddr $fdtfile;"		\
913 	"bootm $loadaddr - $fdtaddr"
914 
915 #define CONFIG_RAMBOOTCOMMAND				\
916 	"setenv bootargs root=/dev/ram rw "		\
917 	"console=$consoledev,$baudrate $othbootargs;"	\
918 	"tftp $ramdiskaddr $ramdiskfile;"		\
919 	"tftp $loadaddr $bootfile;"			\
920 	"tftp $fdtaddr $fdtfile;"			\
921 	"bootm $loadaddr $ramdiskaddr $fdtaddr"
922 
923 #define CONFIG_BOOTCOMMAND		CONFIG_LINUX
924 
925 #include <asm/fsl_secure_boot.h>
926 
927 #ifdef CONFIG_SECURE_BOOT
928 #define CONFIG_CMD_BLOB
929 #endif
930 
931 #endif	/* __CONFIG_H */
932