xref: /openbmc/u-boot/drivers/video/ipu_regs.h (revision e8f80a5a)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2575001e4SStefano Babic /*
3575001e4SStefano Babic  * Porting to u-boot:
4575001e4SStefano Babic  *
5575001e4SStefano Babic  * (C) Copyright 2010
6575001e4SStefano Babic  * Stefano Babic, DENX Software Engineering, sbabic@denx.de
7575001e4SStefano Babic  *
8575001e4SStefano Babic  * Linux IPU driver for MX51:
9575001e4SStefano Babic  *
10575001e4SStefano Babic  * (C) Copyright 2005-2009 Freescale Semiconductor, Inc.
11575001e4SStefano Babic  */
12575001e4SStefano Babic 
13575001e4SStefano Babic #ifndef __IPU_REGS_INCLUDED__
14575001e4SStefano Babic #define __IPU_REGS_INCLUDED__
15575001e4SStefano Babic 
16575001e4SStefano Babic #define IPU_DISP0_BASE		0x00000000
17575001e4SStefano Babic #define IPU_MCU_T_DEFAULT	8
18575001e4SStefano Babic #define IPU_DISP1_BASE		(IPU_MCU_T_DEFAULT << 25)
19fff6ef72SFabio Estevam #define IPU_CM_REG_BASE		0x00000000
20fff6ef72SFabio Estevam #define IPU_STAT_REG_BASE	0x00000200
21fff6ef72SFabio Estevam #define IPU_IDMAC_REG_BASE	0x00008000
22fff6ef72SFabio Estevam #define IPU_ISP_REG_BASE	0x00010000
23fff6ef72SFabio Estevam #define IPU_DP_REG_BASE		0x00018000
24fff6ef72SFabio Estevam #define IPU_IC_REG_BASE		0x00020000
25fff6ef72SFabio Estevam #define IPU_IRT_REG_BASE	0x00028000
26fff6ef72SFabio Estevam #define IPU_CSI0_REG_BASE	0x00030000
27fff6ef72SFabio Estevam #define IPU_CSI1_REG_BASE	0x00038000
28fff6ef72SFabio Estevam #define IPU_DI0_REG_BASE	0x00040000
29fff6ef72SFabio Estevam #define IPU_DI1_REG_BASE	0x00048000
30fff6ef72SFabio Estevam #define IPU_SMFC_REG_BASE	0x00050000
31fff6ef72SFabio Estevam #define IPU_DC_REG_BASE		0x00058000
32fff6ef72SFabio Estevam #define IPU_DMFC_REG_BASE	0x00060000
3305d4df1dSFabio Estevam #define IPU_VDI_REG_BASE	0x00680000
3405d4df1dSFabio Estevam #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
35fff6ef72SFabio Estevam #define IPU_CPMEM_REG_BASE	0x01000000
36fff6ef72SFabio Estevam #define IPU_LUT_REG_BASE	0x01020000
37fff6ef72SFabio Estevam #define IPU_SRM_REG_BASE	0x01040000
38fff6ef72SFabio Estevam #define IPU_TPM_REG_BASE	0x01060000
39fff6ef72SFabio Estevam #define IPU_DC_TMPL_REG_BASE	0x01080000
40fff6ef72SFabio Estevam #define IPU_ISP_TBPR_REG_BASE	0x010C0000
415ea6d7c8STroy Kisky #elif defined(CONFIG_MX6)
4205d4df1dSFabio Estevam #define IPU_CPMEM_REG_BASE	0x00100000
4305d4df1dSFabio Estevam #define IPU_LUT_REG_BASE	0x00120000
4405d4df1dSFabio Estevam #define IPU_SRM_REG_BASE	0x00140000
4505d4df1dSFabio Estevam #define IPU_TPM_REG_BASE	0x00160000
4605d4df1dSFabio Estevam #define IPU_DC_TMPL_REG_BASE	0x00180000
4705d4df1dSFabio Estevam #define IPU_ISP_TBPR_REG_BASE	0x001C0000
4805d4df1dSFabio Estevam #endif
49575001e4SStefano Babic 
5005d4df1dSFabio Estevam #define IPU_CTRL_BASE_ADDR	(IPU_SOC_BASE_ADDR + IPU_SOC_OFFSET)
51575001e4SStefano Babic 
52575001e4SStefano Babic extern u32 *ipu_dc_tmpl_reg;
53575001e4SStefano Babic 
54575001e4SStefano Babic #define DC_EVT_NF		0
55575001e4SStefano Babic #define DC_EVT_NL		1
56575001e4SStefano Babic #define DC_EVT_EOF		2
57575001e4SStefano Babic #define DC_EVT_NFIELD		3
58575001e4SStefano Babic #define DC_EVT_EOL		4
59575001e4SStefano Babic #define DC_EVT_EOFIELD		5
60575001e4SStefano Babic #define DC_EVT_NEW_ADDR		6
61575001e4SStefano Babic #define DC_EVT_NEW_CHAN		7
62575001e4SStefano Babic #define DC_EVT_NEW_DATA		8
63575001e4SStefano Babic 
64575001e4SStefano Babic #define DC_EVT_NEW_ADDR_W_0	0
65575001e4SStefano Babic #define DC_EVT_NEW_ADDR_W_1	1
66575001e4SStefano Babic #define DC_EVT_NEW_CHAN_W_0	2
67575001e4SStefano Babic #define DC_EVT_NEW_CHAN_W_1	3
68575001e4SStefano Babic #define DC_EVT_NEW_DATA_W_0	4
69575001e4SStefano Babic #define DC_EVT_NEW_DATA_W_1	5
70575001e4SStefano Babic #define DC_EVT_NEW_ADDR_R_0	6
71575001e4SStefano Babic #define DC_EVT_NEW_ADDR_R_1	7
72575001e4SStefano Babic #define DC_EVT_NEW_CHAN_R_0	8
73575001e4SStefano Babic #define DC_EVT_NEW_CHAN_R_1	9
74575001e4SStefano Babic #define DC_EVT_NEW_DATA_R_0	10
75575001e4SStefano Babic #define DC_EVT_NEW_DATA_R_1	11
76575001e4SStefano Babic 
77575001e4SStefano Babic /* Software reset for ipu */
78575001e4SStefano Babic #define SW_IPU_RST	8
79575001e4SStefano Babic 
80575001e4SStefano Babic enum {
81575001e4SStefano Babic 	IPU_CONF_DP_EN = 0x00000020,
82575001e4SStefano Babic 	IPU_CONF_DI0_EN = 0x00000040,
83575001e4SStefano Babic 	IPU_CONF_DI1_EN = 0x00000080,
84575001e4SStefano Babic 	IPU_CONF_DMFC_EN = 0x00000400,
85575001e4SStefano Babic 	IPU_CONF_DC_EN = 0x00000200,
86575001e4SStefano Babic 
87575001e4SStefano Babic 	DI0_COUNTER_RELEASE = 0x01000000,
88575001e4SStefano Babic 	DI1_COUNTER_RELEASE = 0x02000000,
89575001e4SStefano Babic 
90575001e4SStefano Babic 	DI_DW_GEN_ACCESS_SIZE_OFFSET = 24,
91575001e4SStefano Babic 	DI_DW_GEN_COMPONENT_SIZE_OFFSET = 16,
92575001e4SStefano Babic 
93575001e4SStefano Babic 	DI_GEN_DI_CLK_EXT = 0x100000,
94575001e4SStefano Babic 	DI_GEN_POLARITY_1 = 0x00000001,
95575001e4SStefano Babic 	DI_GEN_POLARITY_2 = 0x00000002,
96575001e4SStefano Babic 	DI_GEN_POLARITY_3 = 0x00000004,
97575001e4SStefano Babic 	DI_GEN_POLARITY_4 = 0x00000008,
98575001e4SStefano Babic 	DI_GEN_POLARITY_5 = 0x00000010,
99575001e4SStefano Babic 	DI_GEN_POLARITY_6 = 0x00000020,
100575001e4SStefano Babic 	DI_GEN_POLARITY_7 = 0x00000040,
101575001e4SStefano Babic 	DI_GEN_POLARITY_8 = 0x00000080,
102575001e4SStefano Babic 	DI_GEN_POL_CLK = 0x20000,
103575001e4SStefano Babic 
104575001e4SStefano Babic 	DI_POL_DRDY_DATA_POLARITY = 0x00000080,
105575001e4SStefano Babic 	DI_POL_DRDY_POLARITY_15 = 0x00000010,
106575001e4SStefano Babic 	DI_VSYNC_SEL_OFFSET = 13,
107575001e4SStefano Babic 
108575001e4SStefano Babic 	DC_WR_CH_CONF_FIELD_MODE = 0x00000200,
109575001e4SStefano Babic 	DC_WR_CH_CONF_PROG_TYPE_OFFSET = 5,
110575001e4SStefano Babic 	DC_WR_CH_CONF_PROG_TYPE_MASK = 0x000000E0,
111575001e4SStefano Babic 	DC_WR_CH_CONF_PROG_DI_ID = 0x00000004,
112575001e4SStefano Babic 	DC_WR_CH_CONF_PROG_DISP_ID_OFFSET = 3,
113575001e4SStefano Babic 	DC_WR_CH_CONF_PROG_DISP_ID_MASK = 0x00000018,
114575001e4SStefano Babic 
115575001e4SStefano Babic 	DP_COM_CONF_FG_EN = 0x00000001,
116575001e4SStefano Babic 	DP_COM_CONF_GWSEL = 0x00000002,
117575001e4SStefano Babic 	DP_COM_CONF_GWAM = 0x00000004,
118575001e4SStefano Babic 	DP_COM_CONF_GWCKE = 0x00000008,
119575001e4SStefano Babic 	DP_COM_CONF_CSC_DEF_MASK = 0x00000300,
120575001e4SStefano Babic 	DP_COM_CONF_CSC_DEF_OFFSET = 8,
121575001e4SStefano Babic 	DP_COM_CONF_CSC_DEF_FG = 0x00000300,
122575001e4SStefano Babic 	DP_COM_CONF_CSC_DEF_BG = 0x00000200,
123575001e4SStefano Babic 	DP_COM_CONF_CSC_DEF_BOTH = 0x00000100,
124575001e4SStefano Babic 	DP_COM_CONF_GAMMA_EN = 0x00001000,
125575001e4SStefano Babic 	DP_COM_CONF_GAMMA_YUV_EN = 0x00002000,
126575001e4SStefano Babic };
127575001e4SStefano Babic 
128575001e4SStefano Babic enum di_pins {
129575001e4SStefano Babic 	DI_PIN11 = 0,
130575001e4SStefano Babic 	DI_PIN12 = 1,
131575001e4SStefano Babic 	DI_PIN13 = 2,
132575001e4SStefano Babic 	DI_PIN14 = 3,
133575001e4SStefano Babic 	DI_PIN15 = 4,
134575001e4SStefano Babic 	DI_PIN16 = 5,
135575001e4SStefano Babic 	DI_PIN17 = 6,
136575001e4SStefano Babic 	DI_PIN_CS = 7,
137575001e4SStefano Babic 
138575001e4SStefano Babic 	DI_PIN_SER_CLK = 0,
139575001e4SStefano Babic 	DI_PIN_SER_RS = 1,
140575001e4SStefano Babic };
141575001e4SStefano Babic 
142575001e4SStefano Babic enum di_sync_wave {
143575001e4SStefano Babic 	DI_SYNC_NONE = -1,
144575001e4SStefano Babic 	DI_SYNC_CLK = 0,
145575001e4SStefano Babic 	DI_SYNC_INT_HSYNC = 1,
146575001e4SStefano Babic 	DI_SYNC_HSYNC = 2,
147575001e4SStefano Babic 	DI_SYNC_VSYNC = 3,
148575001e4SStefano Babic 	DI_SYNC_DE = 5,
149575001e4SStefano Babic };
150575001e4SStefano Babic 
151575001e4SStefano Babic struct ipu_cm {
152575001e4SStefano Babic 	u32 conf;
153575001e4SStefano Babic 	u32 sisg_ctrl0;
154575001e4SStefano Babic 	u32 sisg_ctrl1;
155575001e4SStefano Babic 	u32 sisg_set[6];
156575001e4SStefano Babic 	u32 sisg_clear[6];
157575001e4SStefano Babic 	u32 int_ctrl[15];
158575001e4SStefano Babic 	u32 sdma_event[10];
159575001e4SStefano Babic 	u32 srm_pri1;
160575001e4SStefano Babic 	u32 srm_pri2;
161575001e4SStefano Babic 	u32 fs_proc_flow[3];
162575001e4SStefano Babic 	u32 fs_disp_flow[2];
163575001e4SStefano Babic 	u32 skip;
164575001e4SStefano Babic 	u32 disp_alt_conf;
165575001e4SStefano Babic 	u32 disp_gen;
166575001e4SStefano Babic 	u32 disp_alt[4];
167575001e4SStefano Babic 	u32 snoop;
168575001e4SStefano Babic 	u32 mem_rst;
169575001e4SStefano Babic 	u32 pm;
170575001e4SStefano Babic 	u32 gpr;
171575001e4SStefano Babic 	u32 reserved0[26];
172575001e4SStefano Babic 	u32 ch_db_mode_sel[2];
173f794b532SLiu Ying 	u32 reserved1[4];
174575001e4SStefano Babic 	u32 alt_ch_db_mode_sel[2];
175575001e4SStefano Babic 	u32 reserved2[2];
176575001e4SStefano Babic 	u32 ch_trb_mode_sel[2];
177575001e4SStefano Babic };
178575001e4SStefano Babic 
179575001e4SStefano Babic struct ipu_idmac {
180575001e4SStefano Babic 	u32 conf;
181575001e4SStefano Babic 	u32 ch_en[2];
182575001e4SStefano Babic 	u32 sep_alpha;
183575001e4SStefano Babic 	u32 alt_sep_alpha;
184575001e4SStefano Babic 	u32 ch_pri[2];
185575001e4SStefano Babic 	u32 wm_en[2];
186575001e4SStefano Babic 	u32 lock_en[2];
187575001e4SStefano Babic 	u32 sub_addr[5];
188575001e4SStefano Babic 	u32 bndm_en[2];
189575001e4SStefano Babic 	u32 sc_cord[2];
190d47c9616SLiu Ying 	u32 reserved[44];
191575001e4SStefano Babic 	u32 ch_busy[2];
192575001e4SStefano Babic };
193575001e4SStefano Babic 
194575001e4SStefano Babic struct ipu_com_async {
195575001e4SStefano Babic 	u32 com_conf_async;
196575001e4SStefano Babic 	u32 graph_wind_ctrl_async;
197575001e4SStefano Babic 	u32 fg_pos_async;
198575001e4SStefano Babic 	u32 cur_pos_async;
199575001e4SStefano Babic 	u32 cur_map_async;
200575001e4SStefano Babic 	u32 gamma_c_async[8];
201575001e4SStefano Babic 	u32 gamma_s_async[4];
202575001e4SStefano Babic 	u32 dp_csca_async[4];
203575001e4SStefano Babic 	u32 dp_csc_async[2];
204575001e4SStefano Babic };
205575001e4SStefano Babic 
206575001e4SStefano Babic struct ipu_dp {
207575001e4SStefano Babic 	u32 com_conf_sync;
208575001e4SStefano Babic 	u32 graph_wind_ctrl_sync;
209575001e4SStefano Babic 	u32 fg_pos_sync;
210575001e4SStefano Babic 	u32 cur_pos_sync;
211575001e4SStefano Babic 	u32 cur_map_sync;
212575001e4SStefano Babic 	u32 gamma_c_sync[8];
213575001e4SStefano Babic 	u32 gamma_s_sync[4];
214575001e4SStefano Babic 	u32 csca_sync[4];
215575001e4SStefano Babic 	u32 csc_sync[2];
216575001e4SStefano Babic 	u32 cur_pos_alt;
217575001e4SStefano Babic 	struct ipu_com_async async[2];
218575001e4SStefano Babic };
219575001e4SStefano Babic 
220575001e4SStefano Babic struct ipu_di {
221575001e4SStefano Babic 	u32 general;
222575001e4SStefano Babic 	u32 bs_clkgen0;
223575001e4SStefano Babic 	u32 bs_clkgen1;
224575001e4SStefano Babic 	u32 sw_gen0[9];
225575001e4SStefano Babic 	u32 sw_gen1[9];
226575001e4SStefano Babic 	u32 sync_as;
227575001e4SStefano Babic 	u32 dw_gen[12];
228575001e4SStefano Babic 	u32 dw_set[48];
229575001e4SStefano Babic 	u32 stp_rep[4];
230575001e4SStefano Babic 	u32 stp_rep9;
231575001e4SStefano Babic 	u32 ser_conf;
232575001e4SStefano Babic 	u32 ssc;
233575001e4SStefano Babic 	u32 pol;
234575001e4SStefano Babic 	u32 aw0;
235575001e4SStefano Babic 	u32 aw1;
236575001e4SStefano Babic 	u32 scr_conf;
237575001e4SStefano Babic 	u32 stat;
238575001e4SStefano Babic };
239575001e4SStefano Babic 
240575001e4SStefano Babic struct ipu_stat {
241575001e4SStefano Babic 	u32 int_stat[15];
242575001e4SStefano Babic 	u32 cur_buf[2];
243575001e4SStefano Babic 	u32 alt_cur_buf_0;
244575001e4SStefano Babic 	u32 alt_cur_buf_1;
245575001e4SStefano Babic 	u32 srm_stat;
246575001e4SStefano Babic 	u32 proc_task_stat;
247575001e4SStefano Babic 	u32 disp_task_stat;
248575001e4SStefano Babic 	u32 triple_cur_buf[4];
249575001e4SStefano Babic 	u32 ch_buf0_rdy[2];
250575001e4SStefano Babic 	u32 ch_buf1_rdy[2];
251575001e4SStefano Babic 	u32 alt_ch_buf0_rdy[2];
252575001e4SStefano Babic 	u32 alt_ch_buf1_rdy[2];
253575001e4SStefano Babic 	u32 ch_buf2_rdy[2];
254575001e4SStefano Babic };
255575001e4SStefano Babic 
256575001e4SStefano Babic struct ipu_dc_ch {
257575001e4SStefano Babic 	u32 wr_ch_conf;
258575001e4SStefano Babic 	u32 wr_ch_addr;
259575001e4SStefano Babic 	u32 rl[5];
260575001e4SStefano Babic };
261575001e4SStefano Babic 
262575001e4SStefano Babic struct ipu_dc {
263575001e4SStefano Babic 	struct ipu_dc_ch dc_ch0_1_2[3];
264575001e4SStefano Babic 	u32 cmd_ch_conf_3;
265575001e4SStefano Babic 	u32 cmd_ch_conf_4;
266575001e4SStefano Babic 	struct ipu_dc_ch dc_ch5_6[2];
267575001e4SStefano Babic 	struct ipu_dc_ch dc_ch8;
268575001e4SStefano Babic 	u32 rl6_ch_8;
269575001e4SStefano Babic 	struct ipu_dc_ch dc_ch9;
270575001e4SStefano Babic 	u32 rl6_ch_9;
271575001e4SStefano Babic 	u32 gen;
272575001e4SStefano Babic 	u32 disp_conf1[4];
273575001e4SStefano Babic 	u32 disp_conf2[4];
274575001e4SStefano Babic 	u32 di0_conf[2];
275575001e4SStefano Babic 	u32 di1_conf[2];
276575001e4SStefano Babic 	u32 dc_map_ptr[15];
277575001e4SStefano Babic 	u32 dc_map_val[12];
278575001e4SStefano Babic 	u32 udge[16];
279575001e4SStefano Babic 	u32 lla[2];
280575001e4SStefano Babic 	u32 r_lla[2];
281575001e4SStefano Babic 	u32 wr_ch_addr_5_alt;
282575001e4SStefano Babic 	u32 stat;
283575001e4SStefano Babic };
284575001e4SStefano Babic 
285575001e4SStefano Babic struct ipu_dmfc {
286575001e4SStefano Babic 	u32 rd_chan;
287575001e4SStefano Babic 	u32 wr_chan;
288575001e4SStefano Babic 	u32 wr_chan_def;
289575001e4SStefano Babic 	u32 dp_chan;
290575001e4SStefano Babic 	u32 dp_chan_def;
291575001e4SStefano Babic 	u32 general[2];
292575001e4SStefano Babic 	u32 ic_ctrl;
293575001e4SStefano Babic 	u32 wr_chan_alt;
294575001e4SStefano Babic 	u32 wr_chan_def_alt;
295575001e4SStefano Babic 	u32 general1_alt;
296575001e4SStefano Babic 	u32 stat;
297575001e4SStefano Babic };
298575001e4SStefano Babic 
299575001e4SStefano Babic #define IPU_CM_REG		((struct ipu_cm *)(IPU_CTRL_BASE_ADDR + \
300575001e4SStefano Babic 				IPU_CM_REG_BASE))
301575001e4SStefano Babic #define IPU_CONF		(&IPU_CM_REG->conf)
302575001e4SStefano Babic #define IPU_SRM_PRI1		(&IPU_CM_REG->srm_pri1)
303575001e4SStefano Babic #define IPU_SRM_PRI2		(&IPU_CM_REG->srm_pri2)
304575001e4SStefano Babic #define IPU_FS_PROC_FLOW1	(&IPU_CM_REG->fs_proc_flow[0])
305575001e4SStefano Babic #define IPU_FS_PROC_FLOW2	(&IPU_CM_REG->fs_proc_flow[1])
306575001e4SStefano Babic #define IPU_FS_PROC_FLOW3	(&IPU_CM_REG->fs_proc_flow[2])
307575001e4SStefano Babic #define IPU_FS_DISP_FLOW1	(&IPU_CM_REG->fs_disp_flow[0])
308575001e4SStefano Babic #define IPU_DISP_GEN		(&IPU_CM_REG->disp_gen)
309575001e4SStefano Babic #define IPU_MEM_RST		(&IPU_CM_REG->mem_rst)
310575001e4SStefano Babic #define IPU_GPR			(&IPU_CM_REG->gpr)
311575001e4SStefano Babic #define IPU_CHA_DB_MODE_SEL(ch)	(&IPU_CM_REG->ch_db_mode_sel[ch / 32])
312575001e4SStefano Babic 
313575001e4SStefano Babic #define IPU_STAT		((struct ipu_stat *)(IPU_CTRL_BASE_ADDR + \
314575001e4SStefano Babic 				IPU_STAT_REG_BASE))
315e66866c5SLiu Ying #define IPU_INT_STAT(n)		(&IPU_STAT->int_stat[(n) - 1])
316575001e4SStefano Babic #define IPU_CHA_CUR_BUF(ch)	(&IPU_STAT->cur_buf[ch / 32])
317575001e4SStefano Babic #define IPU_CHA_BUF0_RDY(ch)	(&IPU_STAT->ch_buf0_rdy[ch / 32])
318575001e4SStefano Babic #define IPU_CHA_BUF1_RDY(ch)	(&IPU_STAT->ch_buf1_rdy[ch / 32])
319e66866c5SLiu Ying #define IPUIRQ_2_STATREG(irq)	(IPU_INT_STAT(1) + ((irq) / 32))
320e66866c5SLiu Ying #define IPUIRQ_2_MASK(irq)	(1UL << ((irq) & 0x1F))
321575001e4SStefano Babic 
322575001e4SStefano Babic #define IPU_INT_CTRL(n)		(&IPU_CM_REG->int_ctrl[(n) - 1])
323575001e4SStefano Babic 
324575001e4SStefano Babic #define IDMAC_REG		((struct ipu_idmac *)(IPU_CTRL_BASE_ADDR + \
325575001e4SStefano Babic 				IPU_IDMAC_REG_BASE))
326575001e4SStefano Babic #define IDMAC_CONF		(&IDMAC_REG->conf)
327575001e4SStefano Babic #define IDMAC_CHA_EN(ch)	(&IDMAC_REG->ch_en[ch / 32])
328575001e4SStefano Babic #define IDMAC_CHA_PRI(ch)	(&IDMAC_REG->ch_pri[ch / 32])
329575001e4SStefano Babic 
330575001e4SStefano Babic #define DI_REG(di)		((struct ipu_di *)(IPU_CTRL_BASE_ADDR + \
331575001e4SStefano Babic 				((di == 1) ? IPU_DI1_REG_BASE : \
332575001e4SStefano Babic 				IPU_DI0_REG_BASE)))
333575001e4SStefano Babic #define DI_GENERAL(di)		(&DI_REG(di)->general)
334575001e4SStefano Babic #define DI_BS_CLKGEN0(di)	(&DI_REG(di)->bs_clkgen0)
335575001e4SStefano Babic #define DI_BS_CLKGEN1(di)	(&DI_REG(di)->bs_clkgen1)
336575001e4SStefano Babic 
337575001e4SStefano Babic #define DI_SW_GEN0(di, gen)	(&DI_REG(di)->sw_gen0[gen - 1])
338575001e4SStefano Babic #define DI_SW_GEN1(di, gen)	(&DI_REG(di)->sw_gen1[gen - 1])
339575001e4SStefano Babic #define DI_STP_REP(di, gen)	(&DI_REG(di)->stp_rep[(gen - 1) / 2])
3403dbdb4ddSPeng Fan #define DI_STP_REP9(di)		(&DI_REG(di)->stp_rep9)
341575001e4SStefano Babic #define DI_SYNC_AS_GEN(di)	(&DI_REG(di)->sync_as)
342575001e4SStefano Babic #define DI_DW_GEN(di, gen)	(&DI_REG(di)->dw_gen[gen])
343575001e4SStefano Babic #define DI_DW_SET(di, gen, set)	(&DI_REG(di)->dw_set[gen + 12 * set])
344575001e4SStefano Babic #define DI_POL(di)		(&DI_REG(di)->pol)
345575001e4SStefano Babic #define DI_SCR_CONF(di)		(&DI_REG(di)->scr_conf)
346575001e4SStefano Babic 
347575001e4SStefano Babic #define DMFC_REG		((struct ipu_dmfc *)(IPU_CTRL_BASE_ADDR + \
348575001e4SStefano Babic 				IPU_DMFC_REG_BASE))
349575001e4SStefano Babic #define DMFC_WR_CHAN		(&DMFC_REG->wr_chan)
350575001e4SStefano Babic #define DMFC_WR_CHAN_DEF	(&DMFC_REG->wr_chan_def)
351575001e4SStefano Babic #define DMFC_DP_CHAN		(&DMFC_REG->dp_chan)
352575001e4SStefano Babic #define DMFC_DP_CHAN_DEF	(&DMFC_REG->dp_chan_def)
353575001e4SStefano Babic #define DMFC_GENERAL1		(&DMFC_REG->general[0])
354575001e4SStefano Babic #define DMFC_IC_CTRL		(&DMFC_REG->ic_ctrl)
355575001e4SStefano Babic 
356575001e4SStefano Babic 
357575001e4SStefano Babic #define DC_REG			((struct ipu_dc *)(IPU_CTRL_BASE_ADDR + \
358575001e4SStefano Babic 				IPU_DC_REG_BASE))
359575001e4SStefano Babic #define DC_MAP_CONF_PTR(n)	(&DC_REG->dc_map_ptr[n / 2])
360575001e4SStefano Babic #define DC_MAP_CONF_VAL(n)	(&DC_REG->dc_map_val[n / 2])
361575001e4SStefano Babic 
362575001e4SStefano Babic 
dc_ch_offset(int ch)363575001e4SStefano Babic static inline struct ipu_dc_ch *dc_ch_offset(int ch)
364575001e4SStefano Babic {
365575001e4SStefano Babic 	switch (ch) {
366575001e4SStefano Babic 	case 0:
367575001e4SStefano Babic 	case 1:
368575001e4SStefano Babic 	case 2:
369575001e4SStefano Babic 		return &DC_REG->dc_ch0_1_2[ch];
370575001e4SStefano Babic 	case 5:
371575001e4SStefano Babic 	case 6:
372575001e4SStefano Babic 		return &DC_REG->dc_ch5_6[ch - 5];
373575001e4SStefano Babic 	case 8:
374575001e4SStefano Babic 		return &DC_REG->dc_ch8;
375575001e4SStefano Babic 	case 9:
376575001e4SStefano Babic 		return &DC_REG->dc_ch9;
377575001e4SStefano Babic 	default:
378575001e4SStefano Babic 		printf("%s: invalid channel %d\n", __func__, ch);
379575001e4SStefano Babic 		return NULL;
380575001e4SStefano Babic 	}
381575001e4SStefano Babic 
382575001e4SStefano Babic }
383575001e4SStefano Babic 
384575001e4SStefano Babic #define DC_RL_CH(ch, evt)	(&dc_ch_offset(ch)->rl[evt / 2])
385575001e4SStefano Babic 
386575001e4SStefano Babic #define DC_WR_CH_CONF(ch)	(&dc_ch_offset(ch)->wr_ch_conf)
387575001e4SStefano Babic #define DC_WR_CH_ADDR(ch)	(&dc_ch_offset(ch)->wr_ch_addr)
388575001e4SStefano Babic 
389575001e4SStefano Babic #define DC_WR_CH_CONF_1		DC_WR_CH_CONF(1)
390575001e4SStefano Babic #define DC_WR_CH_CONF_5		DC_WR_CH_CONF(5)
391575001e4SStefano Babic 
392575001e4SStefano Babic #define DC_GEN			(&DC_REG->gen)
393575001e4SStefano Babic #define DC_DISP_CONF2(disp)	(&DC_REG->disp_conf2[disp])
394575001e4SStefano Babic #define DC_STAT			(&DC_REG->stat)
395575001e4SStefano Babic 
396575001e4SStefano Babic #define DP_SYNC 0
397575001e4SStefano Babic #define DP_ASYNC0 0x60
398575001e4SStefano Babic #define DP_ASYNC1 0xBC
399575001e4SStefano Babic 
400575001e4SStefano Babic #define DP_REG			((struct ipu_dp *)(IPU_CTRL_BASE_ADDR + \
401575001e4SStefano Babic 				IPU_DP_REG_BASE))
402564964bdSMarek Vasut #define DP_COM_CONF()		(&DP_REG->com_conf_sync)
403564964bdSMarek Vasut #define DP_GRAPH_WIND_CTRL()	(&DP_REG->graph_wind_ctrl_sync)
404564964bdSMarek Vasut #define DP_CSC_A_0()		(&DP_REG->csca_sync[0])
405564964bdSMarek Vasut #define DP_CSC_A_1()		(&DP_REG->csca_sync[1])
406564964bdSMarek Vasut #define DP_CSC_A_2()		(&DP_REG->csca_sync[2])
407564964bdSMarek Vasut #define DP_CSC_A_3()		(&DP_REG->csca_sync[3])
408575001e4SStefano Babic 
409564964bdSMarek Vasut #define DP_CSC_0()		(&DP_REG->csc_sync[0])
410564964bdSMarek Vasut #define DP_CSC_1()		(&DP_REG->csc_sync[1])
411575001e4SStefano Babic 
412575001e4SStefano Babic /* DC template opcodes */
413575001e4SStefano Babic #define WROD(lf)		(0x18 | (lf << 1))
414575001e4SStefano Babic 
415575001e4SStefano Babic #endif
416