xref: /openbmc/u-boot/drivers/usb/host/ehci-mxs.c (revision e8f80a5a)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
2dbb8f279SMarek Vasut /*
3dbb8f279SMarek Vasut  * Freescale i.MX28 USB Host driver
4dbb8f279SMarek Vasut  *
5dbb8f279SMarek Vasut  * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
6dbb8f279SMarek Vasut  * on behalf of DENX Software Engineering GmbH
7dbb8f279SMarek Vasut  */
8dbb8f279SMarek Vasut 
9dbb8f279SMarek Vasut #include <common.h>
10dbb8f279SMarek Vasut #include <asm/io.h>
1147f13315SMarek Vasut #include <asm/arch/imx-regs.h>
12afa87210SMarek Vasut #include <errno.h>
13dbb8f279SMarek Vasut 
14dbb8f279SMarek Vasut #include "ehci.h"
15dbb8f279SMarek Vasut 
16dbb8f279SMarek Vasut /* This DIGCTL register ungates clock to USB */
17dbb8f279SMarek Vasut #define	HW_DIGCTL_CTRL			0x8001c000
18dbb8f279SMarek Vasut #define	HW_DIGCTL_CTRL_USB0_CLKGATE	(1 << 2)
19dbb8f279SMarek Vasut #define	HW_DIGCTL_CTRL_USB1_CLKGATE	(1 << 16)
20dbb8f279SMarek Vasut 
21afa87210SMarek Vasut struct ehci_mxs_port {
22afa87210SMarek Vasut 	uint32_t		usb_regs;
23afa87210SMarek Vasut 	struct mxs_usbphy_regs	*phy_regs;
24afa87210SMarek Vasut 
25afa87210SMarek Vasut 	struct mxs_register_32	*pll;
26afa87210SMarek Vasut 	uint32_t		pll_en_bits;
27afa87210SMarek Vasut 	uint32_t		pll_dis_bits;
28afa87210SMarek Vasut 	uint32_t		gate_bits;
29afa87210SMarek Vasut };
30afa87210SMarek Vasut 
31afa87210SMarek Vasut static const struct ehci_mxs_port mxs_port[] = {
32afa87210SMarek Vasut #ifdef CONFIG_EHCI_MXS_PORT0
33afa87210SMarek Vasut 	{
34afa87210SMarek Vasut 		MXS_USBCTRL0_BASE,
35afa87210SMarek Vasut 		(struct mxs_usbphy_regs *)MXS_USBPHY0_BASE,
36afa87210SMarek Vasut 		(struct mxs_register_32 *)(MXS_CLKCTRL_BASE +
37afa87210SMarek Vasut 			offsetof(struct mxs_clkctrl_regs,
38afa87210SMarek Vasut 			hw_clkctrl_pll0ctrl0_reg)),
39afa87210SMarek Vasut 		CLKCTRL_PLL0CTRL0_EN_USB_CLKS | CLKCTRL_PLL0CTRL0_POWER,
40afa87210SMarek Vasut 		CLKCTRL_PLL0CTRL0_EN_USB_CLKS,
41afa87210SMarek Vasut 		HW_DIGCTL_CTRL_USB0_CLKGATE,
42afa87210SMarek Vasut 	},
43afa87210SMarek Vasut #endif
44afa87210SMarek Vasut #ifdef CONFIG_EHCI_MXS_PORT1
45afa87210SMarek Vasut 	{
46afa87210SMarek Vasut 		MXS_USBCTRL1_BASE,
47afa87210SMarek Vasut 		(struct mxs_usbphy_regs *)MXS_USBPHY1_BASE,
48afa87210SMarek Vasut 		(struct mxs_register_32 *)(MXS_CLKCTRL_BASE +
49afa87210SMarek Vasut 			offsetof(struct mxs_clkctrl_regs,
50afa87210SMarek Vasut 			hw_clkctrl_pll1ctrl0_reg)),
51afa87210SMarek Vasut 		CLKCTRL_PLL1CTRL0_EN_USB_CLKS | CLKCTRL_PLL1CTRL0_POWER,
52afa87210SMarek Vasut 		CLKCTRL_PLL1CTRL0_EN_USB_CLKS,
53afa87210SMarek Vasut 		HW_DIGCTL_CTRL_USB1_CLKGATE,
54afa87210SMarek Vasut 	},
55afa87210SMarek Vasut #endif
56afa87210SMarek Vasut };
57afa87210SMarek Vasut 
ehci_mxs_toggle_clock(const struct ehci_mxs_port * port,int enable)58afa87210SMarek Vasut static int ehci_mxs_toggle_clock(const struct ehci_mxs_port *port, int enable)
59afa87210SMarek Vasut {
60afa87210SMarek Vasut 	struct mxs_register_32 *digctl_ctrl =
61afa87210SMarek Vasut 		(struct mxs_register_32 *)HW_DIGCTL_CTRL;
62afa87210SMarek Vasut 	int pll_offset, dig_offset;
63afa87210SMarek Vasut 
64afa87210SMarek Vasut 	if (enable) {
65afa87210SMarek Vasut 		pll_offset = offsetof(struct mxs_register_32, reg_set);
66afa87210SMarek Vasut 		dig_offset = offsetof(struct mxs_register_32, reg_clr);
67afa87210SMarek Vasut 		writel(port->gate_bits, (u32)&digctl_ctrl->reg + dig_offset);
68afa87210SMarek Vasut 		writel(port->pll_en_bits, (u32)port->pll + pll_offset);
69afa87210SMarek Vasut 	} else {
70afa87210SMarek Vasut 		pll_offset = offsetof(struct mxs_register_32, reg_clr);
71afa87210SMarek Vasut 		dig_offset = offsetof(struct mxs_register_32, reg_set);
72afa87210SMarek Vasut 		writel(port->pll_dis_bits, (u32)port->pll + pll_offset);
73afa87210SMarek Vasut 		writel(port->gate_bits, (u32)&digctl_ctrl->reg + dig_offset);
74afa87210SMarek Vasut 	}
75afa87210SMarek Vasut 
76afa87210SMarek Vasut 	return 0;
77afa87210SMarek Vasut }
78afa87210SMarek Vasut 
board_ehci_hcd_init(int port)79dd24b57bSMarek Vasut int __weak board_ehci_hcd_init(int port)
80dd24b57bSMarek Vasut {
81dd24b57bSMarek Vasut 	return 0;
82dd24b57bSMarek Vasut }
83dd24b57bSMarek Vasut 
board_ehci_hcd_exit(int port)84dd24b57bSMarek Vasut int __weak board_ehci_hcd_exit(int port)
85dd24b57bSMarek Vasut {
86dd24b57bSMarek Vasut 	return 0;
87dd24b57bSMarek Vasut }
88dd24b57bSMarek Vasut 
ehci_hcd_init(int index,enum usb_init_type init,struct ehci_hccr ** hccr,struct ehci_hcor ** hcor)89127efc4fSTroy Kisky int ehci_hcd_init(int index, enum usb_init_type init,
90127efc4fSTroy Kisky 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
91dbb8f279SMarek Vasut {
92dbb8f279SMarek Vasut 
93dbb8f279SMarek Vasut 	int ret;
94dbb8f279SMarek Vasut 	uint32_t usb_base, cap_base;
95afa87210SMarek Vasut 	const struct ehci_mxs_port *port;
96dbb8f279SMarek Vasut 
97afa87210SMarek Vasut 	if ((index < 0) || (index >= ARRAY_SIZE(mxs_port))) {
98afa87210SMarek Vasut 		printf("Invalid port index (index = %d)!\n", index);
99afa87210SMarek Vasut 		return -EINVAL;
100afa87210SMarek Vasut 	}
101afa87210SMarek Vasut 
102dd24b57bSMarek Vasut 	ret = board_ehci_hcd_init(index);
103dd24b57bSMarek Vasut 	if (ret)
104dd24b57bSMarek Vasut 		return ret;
105dd24b57bSMarek Vasut 
106afa87210SMarek Vasut 	port = &mxs_port[index];
107afa87210SMarek Vasut 
108afa87210SMarek Vasut 	/* Reset the PHY block */
109afa87210SMarek Vasut 	writel(USBPHY_CTRL_SFTRST, &port->phy_regs->hw_usbphy_ctrl_set);
110afa87210SMarek Vasut 	udelay(10);
111afa87210SMarek Vasut 	writel(USBPHY_CTRL_SFTRST | USBPHY_CTRL_CLKGATE,
112afa87210SMarek Vasut 		&port->phy_regs->hw_usbphy_ctrl_clr);
113afa87210SMarek Vasut 
114afa87210SMarek Vasut 	/* Enable USB clock */
115afa87210SMarek Vasut 	ret = ehci_mxs_toggle_clock(port, 1);
116dbb8f279SMarek Vasut 	if (ret)
117dbb8f279SMarek Vasut 		return ret;
118dbb8f279SMarek Vasut 
119dbb8f279SMarek Vasut 	/* Start USB PHY */
120afa87210SMarek Vasut 	writel(0, &port->phy_regs->hw_usbphy_pwd);
121dbb8f279SMarek Vasut 
122dbb8f279SMarek Vasut 	/* Enable UTMI+ Level 2 and Level 3 compatibility */
123dbb8f279SMarek Vasut 	writel(USBPHY_CTRL_ENUTMILEVEL3 | USBPHY_CTRL_ENUTMILEVEL2 | 1,
124afa87210SMarek Vasut 		&port->phy_regs->hw_usbphy_ctrl_set);
125dbb8f279SMarek Vasut 
126afa87210SMarek Vasut 	usb_base = port->usb_regs + 0x100;
127676ae068SLucas Stach 	*hccr = (struct ehci_hccr *)usb_base;
128dbb8f279SMarek Vasut 
129676ae068SLucas Stach 	cap_base = ehci_readl(&(*hccr)->cr_capbase);
130676ae068SLucas Stach 	*hcor = (struct ehci_hcor *)(usb_base + HC_LENGTH(cap_base));
131dbb8f279SMarek Vasut 
132dbb8f279SMarek Vasut 	return 0;
133dbb8f279SMarek Vasut }
134dbb8f279SMarek Vasut 
ehci_hcd_stop(int index)135676ae068SLucas Stach int ehci_hcd_stop(int index)
136dbb8f279SMarek Vasut {
137dbb8f279SMarek Vasut 	int ret;
138676ae068SLucas Stach 	uint32_t usb_base, cap_base, tmp;
139676ae068SLucas Stach 	struct ehci_hccr *hccr;
140676ae068SLucas Stach 	struct ehci_hcor *hcor;
141afa87210SMarek Vasut 	const struct ehci_mxs_port *port;
142dbb8f279SMarek Vasut 
143afa87210SMarek Vasut 	if ((index < 0) || (index >= ARRAY_SIZE(mxs_port))) {
144afa87210SMarek Vasut 		printf("Invalid port index (index = %d)!\n", index);
145afa87210SMarek Vasut 		return -EINVAL;
146afa87210SMarek Vasut 	}
147afa87210SMarek Vasut 
148afa87210SMarek Vasut 	port = &mxs_port[index];
149dbb8f279SMarek Vasut 
150dbb8f279SMarek Vasut 	/* Stop the USB port */
151afa87210SMarek Vasut 	usb_base = port->usb_regs + 0x100;
152676ae068SLucas Stach 	hccr = (struct ehci_hccr *)usb_base;
153676ae068SLucas Stach 	cap_base = ehci_readl(&hccr->cr_capbase);
154676ae068SLucas Stach 	hcor = (struct ehci_hcor *)(usb_base + HC_LENGTH(cap_base));
155676ae068SLucas Stach 
156dbb8f279SMarek Vasut 	tmp = ehci_readl(&hcor->or_usbcmd);
157dbb8f279SMarek Vasut 	tmp &= ~CMD_RUN;
1586f7c92dbSDaniel Schwierzeck 	ehci_writel(&hcor->or_usbcmd, tmp);
159dbb8f279SMarek Vasut 
160dbb8f279SMarek Vasut 	/* Disable the PHY */
161dbb8f279SMarek Vasut 	tmp = USBPHY_PWD_RXPWDRX | USBPHY_PWD_RXPWDDIFF |
162dbb8f279SMarek Vasut 		USBPHY_PWD_RXPWD1PT1 | USBPHY_PWD_RXPWDENV |
163dbb8f279SMarek Vasut 		USBPHY_PWD_TXPWDV2I | USBPHY_PWD_TXPWDIBIAS |
164dbb8f279SMarek Vasut 		USBPHY_PWD_TXPWDFS;
165afa87210SMarek Vasut 	writel(tmp, &port->phy_regs->hw_usbphy_pwd);
166dbb8f279SMarek Vasut 
167dbb8f279SMarek Vasut 	/* Disable USB clock */
168afa87210SMarek Vasut 	ret = ehci_mxs_toggle_clock(port, 0);
169dbb8f279SMarek Vasut 
170dd24b57bSMarek Vasut 	board_ehci_hcd_exit(index);
171dd24b57bSMarek Vasut 
172afa87210SMarek Vasut 	return ret;
173dbb8f279SMarek Vasut }
174