xref: /openbmc/u-boot/drivers/usb/host/ehci-hcd.c (revision 237c3637)
1 /*-
2  * Copyright (c) 2007-2008, Juniper Networks, Inc.
3  * Copyright (c) 2008, Excito Elektronik i Skåne AB
4  * Copyright (c) 2008, Michael Trimarchi <trimarchimichael@yahoo.it>
5  *
6  * All rights reserved.
7  *
8  * This program is free software; you can redistribute it and/or
9  * modify it under the terms of the GNU General Public License as
10  * published by the Free Software Foundation version 2 of
11  * the License.
12  *
13  * This program is distributed in the hope that it will be useful,
14  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16  * GNU General Public License for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software
20  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21  * MA 02111-1307 USA
22  */
23 #include <common.h>
24 #include <dm.h>
25 #include <errno.h>
26 #include <asm/byteorder.h>
27 #include <asm/unaligned.h>
28 #include <usb.h>
29 #include <asm/io.h>
30 #include <malloc.h>
31 #include <watchdog.h>
32 #include <linux/compiler.h>
33 
34 #include "ehci.h"
35 
36 #ifndef CONFIG_USB_MAX_CONTROLLER_COUNT
37 #define CONFIG_USB_MAX_CONTROLLER_COUNT 1
38 #endif
39 
40 /*
41  * EHCI spec page 20 says that the HC may take up to 16 uFrames (= 4ms) to halt.
42  * Let's time out after 8 to have a little safety margin on top of that.
43  */
44 #define HCHALT_TIMEOUT (8 * 1000)
45 
46 #ifndef CONFIG_DM_USB
47 static struct ehci_ctrl ehcic[CONFIG_USB_MAX_CONTROLLER_COUNT];
48 #endif
49 
50 #define ALIGN_END_ADDR(type, ptr, size)			\
51 	((unsigned long)(ptr) + roundup((size) * sizeof(type), USB_DMA_MINALIGN))
52 
53 static struct descriptor {
54 	struct usb_hub_descriptor hub;
55 	struct usb_device_descriptor device;
56 	struct usb_linux_config_descriptor config;
57 	struct usb_linux_interface_descriptor interface;
58 	struct usb_endpoint_descriptor endpoint;
59 }  __attribute__ ((packed)) descriptor = {
60 	{
61 		0x8,		/* bDescLength */
62 		0x29,		/* bDescriptorType: hub descriptor */
63 		2,		/* bNrPorts -- runtime modified */
64 		0,		/* wHubCharacteristics */
65 		10,		/* bPwrOn2PwrGood */
66 		0,		/* bHubCntrCurrent */
67 		{},		/* Device removable */
68 		{}		/* at most 7 ports! XXX */
69 	},
70 	{
71 		0x12,		/* bLength */
72 		1,		/* bDescriptorType: UDESC_DEVICE */
73 		cpu_to_le16(0x0200), /* bcdUSB: v2.0 */
74 		9,		/* bDeviceClass: UDCLASS_HUB */
75 		0,		/* bDeviceSubClass: UDSUBCLASS_HUB */
76 		1,		/* bDeviceProtocol: UDPROTO_HSHUBSTT */
77 		64,		/* bMaxPacketSize: 64 bytes */
78 		0x0000,		/* idVendor */
79 		0x0000,		/* idProduct */
80 		cpu_to_le16(0x0100), /* bcdDevice */
81 		1,		/* iManufacturer */
82 		2,		/* iProduct */
83 		0,		/* iSerialNumber */
84 		1		/* bNumConfigurations: 1 */
85 	},
86 	{
87 		0x9,
88 		2,		/* bDescriptorType: UDESC_CONFIG */
89 		cpu_to_le16(0x19),
90 		1,		/* bNumInterface */
91 		1,		/* bConfigurationValue */
92 		0,		/* iConfiguration */
93 		0x40,		/* bmAttributes: UC_SELF_POWER */
94 		0		/* bMaxPower */
95 	},
96 	{
97 		0x9,		/* bLength */
98 		4,		/* bDescriptorType: UDESC_INTERFACE */
99 		0,		/* bInterfaceNumber */
100 		0,		/* bAlternateSetting */
101 		1,		/* bNumEndpoints */
102 		9,		/* bInterfaceClass: UICLASS_HUB */
103 		0,		/* bInterfaceSubClass: UISUBCLASS_HUB */
104 		0,		/* bInterfaceProtocol: UIPROTO_HSHUBSTT */
105 		0		/* iInterface */
106 	},
107 	{
108 		0x7,		/* bLength */
109 		5,		/* bDescriptorType: UDESC_ENDPOINT */
110 		0x81,		/* bEndpointAddress:
111 				 * UE_DIR_IN | EHCI_INTR_ENDPT
112 				 */
113 		3,		/* bmAttributes: UE_INTERRUPT */
114 		8,		/* wMaxPacketSize */
115 		255		/* bInterval */
116 	},
117 };
118 
119 #if defined(CONFIG_EHCI_IS_TDI)
120 #define ehci_is_TDI()	(1)
121 #else
122 #define ehci_is_TDI()	(0)
123 #endif
124 
125 static struct ehci_ctrl *ehci_get_ctrl(struct usb_device *udev)
126 {
127 #ifdef CONFIG_DM_USB
128 	return dev_get_priv(usb_get_bus(udev->dev));
129 #else
130 	return udev->controller;
131 #endif
132 }
133 
134 static int ehci_get_port_speed(struct ehci_ctrl *ctrl, uint32_t reg)
135 {
136 	return PORTSC_PSPD(reg);
137 }
138 
139 static void ehci_set_usbmode(struct ehci_ctrl *ctrl)
140 {
141 	uint32_t tmp;
142 	uint32_t *reg_ptr;
143 
144 	reg_ptr = (uint32_t *)((u8 *)&ctrl->hcor->or_usbcmd + USBMODE);
145 	tmp = ehci_readl(reg_ptr);
146 	tmp |= USBMODE_CM_HC;
147 #if defined(CONFIG_EHCI_MMIO_BIG_ENDIAN)
148 	tmp |= USBMODE_BE;
149 #endif
150 	ehci_writel(reg_ptr, tmp);
151 }
152 
153 static void ehci_powerup_fixup(struct ehci_ctrl *ctrl, uint32_t *status_reg,
154 			       uint32_t *reg)
155 {
156 	mdelay(50);
157 }
158 
159 static uint32_t *ehci_get_portsc_register(struct ehci_ctrl *ctrl, int port)
160 {
161 	if (port < 0 || port >= CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS) {
162 		/* Printing the message would cause a scan failure! */
163 		debug("The request port(%u) is not configured\n", port);
164 		return NULL;
165 	}
166 
167 	return (uint32_t *)&ctrl->hcor->or_portsc[port];
168 }
169 
170 static int handshake(uint32_t *ptr, uint32_t mask, uint32_t done, int usec)
171 {
172 	uint32_t result;
173 	do {
174 		result = ehci_readl(ptr);
175 		udelay(5);
176 		if (result == ~(uint32_t)0)
177 			return -1;
178 		result &= mask;
179 		if (result == done)
180 			return 0;
181 		usec--;
182 	} while (usec > 0);
183 	return -1;
184 }
185 
186 static int ehci_reset(struct ehci_ctrl *ctrl)
187 {
188 	uint32_t cmd;
189 	int ret = 0;
190 
191 	cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
192 	cmd = (cmd & ~CMD_RUN) | CMD_RESET;
193 	ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
194 	ret = handshake((uint32_t *)&ctrl->hcor->or_usbcmd,
195 			CMD_RESET, 0, 250 * 1000);
196 	if (ret < 0) {
197 		printf("EHCI fail to reset\n");
198 		goto out;
199 	}
200 
201 	if (ehci_is_TDI())
202 		ctrl->ops.set_usb_mode(ctrl);
203 
204 #ifdef CONFIG_USB_EHCI_TXFIFO_THRESH
205 	cmd = ehci_readl(&ctrl->hcor->or_txfilltuning);
206 	cmd &= ~TXFIFO_THRESH_MASK;
207 	cmd |= TXFIFO_THRESH(CONFIG_USB_EHCI_TXFIFO_THRESH);
208 	ehci_writel(&ctrl->hcor->or_txfilltuning, cmd);
209 #endif
210 out:
211 	return ret;
212 }
213 
214 static int ehci_shutdown(struct ehci_ctrl *ctrl)
215 {
216 	int i, ret = 0;
217 	uint32_t cmd, reg;
218 
219 	if (!ctrl || !ctrl->hcor)
220 		return -EINVAL;
221 
222 	cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
223 	cmd &= ~(CMD_PSE | CMD_ASE);
224 	ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
225 	ret = handshake(&ctrl->hcor->or_usbsts, STS_ASS | STS_PSS, 0,
226 		100 * 1000);
227 
228 	if (!ret) {
229 		for (i = 0; i < CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS; i++) {
230 			reg = ehci_readl(&ctrl->hcor->or_portsc[i]);
231 			reg |= EHCI_PS_SUSP;
232 			ehci_writel(&ctrl->hcor->or_portsc[i], reg);
233 		}
234 
235 		cmd &= ~CMD_RUN;
236 		ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
237 		ret = handshake(&ctrl->hcor->or_usbsts, STS_HALT, STS_HALT,
238 			HCHALT_TIMEOUT);
239 	}
240 
241 	if (ret)
242 		puts("EHCI failed to shut down host controller.\n");
243 
244 	return ret;
245 }
246 
247 static int ehci_td_buffer(struct qTD *td, void *buf, size_t sz)
248 {
249 	uint32_t delta, next;
250 	uint32_t addr = (unsigned long)buf;
251 	int idx;
252 
253 	if (addr != ALIGN(addr, ARCH_DMA_MINALIGN))
254 		debug("EHCI-HCD: Misaligned buffer address (%p)\n", buf);
255 
256 	flush_dcache_range(addr, ALIGN(addr + sz, ARCH_DMA_MINALIGN));
257 
258 	idx = 0;
259 	while (idx < QT_BUFFER_CNT) {
260 		td->qt_buffer[idx] = cpu_to_hc32(addr);
261 		td->qt_buffer_hi[idx] = 0;
262 		next = (addr + EHCI_PAGE_SIZE) & ~(EHCI_PAGE_SIZE - 1);
263 		delta = next - addr;
264 		if (delta >= sz)
265 			break;
266 		sz -= delta;
267 		addr = next;
268 		idx++;
269 	}
270 
271 	if (idx == QT_BUFFER_CNT) {
272 		printf("out of buffer pointers (%zu bytes left)\n", sz);
273 		return -1;
274 	}
275 
276 	return 0;
277 }
278 
279 static inline u8 ehci_encode_speed(enum usb_device_speed speed)
280 {
281 	#define QH_HIGH_SPEED	2
282 	#define QH_FULL_SPEED	0
283 	#define QH_LOW_SPEED	1
284 	if (speed == USB_SPEED_HIGH)
285 		return QH_HIGH_SPEED;
286 	if (speed == USB_SPEED_LOW)
287 		return QH_LOW_SPEED;
288 	return QH_FULL_SPEED;
289 }
290 
291 static void ehci_update_endpt2_dev_n_port(struct usb_device *udev,
292 					  struct QH *qh)
293 {
294 	struct usb_device *ttdev;
295 	int parent_devnum;
296 
297 	if (udev->speed != USB_SPEED_LOW && udev->speed != USB_SPEED_FULL)
298 		return;
299 
300 	/*
301 	 * For full / low speed devices we need to get the devnum and portnr of
302 	 * the tt, so of the first upstream usb-2 hub, there may be usb-1 hubs
303 	 * in the tree before that one!
304 	 */
305 #ifdef CONFIG_DM_USB
306 	/*
307 	 * When called from usb-uclass.c: usb_scan_device() udev->dev points
308 	 * to the parent udevice, not the actual udevice belonging to the
309 	 * udev as the device is not instantiated yet. So when searching
310 	 * for the first usb-2 parent start with udev->dev not
311 	 * udev->dev->parent .
312 	 */
313 	struct udevice *parent;
314 	struct usb_device *uparent;
315 
316 	ttdev = udev;
317 	parent = udev->dev;
318 	uparent = dev_get_parentdata(parent);
319 
320 	while (uparent->speed != USB_SPEED_HIGH) {
321 		struct udevice *dev = parent;
322 
323 		if (device_get_uclass_id(dev->parent) != UCLASS_USB_HUB) {
324 			printf("ehci: Error cannot find high speed parent of usb-1 device\n");
325 			return;
326 		}
327 
328 		ttdev = dev_get_parentdata(dev);
329 		parent = dev->parent;
330 		uparent = dev_get_parentdata(parent);
331 	}
332 	parent_devnum = uparent->devnum;
333 #else
334 	ttdev = udev;
335 	while (ttdev->parent && ttdev->parent->speed != USB_SPEED_HIGH)
336 		ttdev = ttdev->parent;
337 	if (!ttdev->parent)
338 		return;
339 	parent_devnum = ttdev->parent->devnum;
340 #endif
341 
342 	qh->qh_endpt2 |= cpu_to_hc32(QH_ENDPT2_PORTNUM(ttdev->portnr) |
343 				     QH_ENDPT2_HUBADDR(parent_devnum));
344 }
345 
346 static int
347 ehci_submit_async(struct usb_device *dev, unsigned long pipe, void *buffer,
348 		   int length, struct devrequest *req)
349 {
350 	ALLOC_ALIGN_BUFFER(struct QH, qh, 1, USB_DMA_MINALIGN);
351 	struct qTD *qtd;
352 	int qtd_count = 0;
353 	int qtd_counter = 0;
354 	volatile struct qTD *vtd;
355 	unsigned long ts;
356 	uint32_t *tdp;
357 	uint32_t endpt, maxpacket, token, usbsts;
358 	uint32_t c, toggle;
359 	uint32_t cmd;
360 	int timeout;
361 	int ret = 0;
362 	struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
363 
364 	debug("dev=%p, pipe=%lx, buffer=%p, length=%d, req=%p\n", dev, pipe,
365 	      buffer, length, req);
366 	if (req != NULL)
367 		debug("req=%u (%#x), type=%u (%#x), value=%u (%#x), index=%u\n",
368 		      req->request, req->request,
369 		      req->requesttype, req->requesttype,
370 		      le16_to_cpu(req->value), le16_to_cpu(req->value),
371 		      le16_to_cpu(req->index));
372 
373 #define PKT_ALIGN	512
374 	/*
375 	 * The USB transfer is split into qTD transfers. Eeach qTD transfer is
376 	 * described by a transfer descriptor (the qTD). The qTDs form a linked
377 	 * list with a queue head (QH).
378 	 *
379 	 * Each qTD transfer starts with a new USB packet, i.e. a packet cannot
380 	 * have its beginning in a qTD transfer and its end in the following
381 	 * one, so the qTD transfer lengths have to be chosen accordingly.
382 	 *
383 	 * Each qTD transfer uses up to QT_BUFFER_CNT data buffers, mapped to
384 	 * single pages. The first data buffer can start at any offset within a
385 	 * page (not considering the cache-line alignment issues), while the
386 	 * following buffers must be page-aligned. There is no alignment
387 	 * constraint on the size of a qTD transfer.
388 	 */
389 	if (req != NULL)
390 		/* 1 qTD will be needed for SETUP, and 1 for ACK. */
391 		qtd_count += 1 + 1;
392 	if (length > 0 || req == NULL) {
393 		/*
394 		 * Determine the qTD transfer size that will be used for the
395 		 * data payload (not considering the first qTD transfer, which
396 		 * may be longer or shorter, and the final one, which may be
397 		 * shorter).
398 		 *
399 		 * In order to keep each packet within a qTD transfer, the qTD
400 		 * transfer size is aligned to PKT_ALIGN, which is a multiple of
401 		 * wMaxPacketSize (except in some cases for interrupt transfers,
402 		 * see comment in submit_int_msg()).
403 		 *
404 		 * By default, i.e. if the input buffer is aligned to PKT_ALIGN,
405 		 * QT_BUFFER_CNT full pages will be used.
406 		 */
407 		int xfr_sz = QT_BUFFER_CNT;
408 		/*
409 		 * However, if the input buffer is not aligned to PKT_ALIGN, the
410 		 * qTD transfer size will be one page shorter, and the first qTD
411 		 * data buffer of each transfer will be page-unaligned.
412 		 */
413 		if ((unsigned long)buffer & (PKT_ALIGN - 1))
414 			xfr_sz--;
415 		/* Convert the qTD transfer size to bytes. */
416 		xfr_sz *= EHCI_PAGE_SIZE;
417 		/*
418 		 * Approximate by excess the number of qTDs that will be
419 		 * required for the data payload. The exact formula is way more
420 		 * complicated and saves at most 2 qTDs, i.e. a total of 128
421 		 * bytes.
422 		 */
423 		qtd_count += 2 + length / xfr_sz;
424 	}
425 /*
426  * Threshold value based on the worst-case total size of the allocated qTDs for
427  * a mass-storage transfer of 65535 blocks of 512 bytes.
428  */
429 #if CONFIG_SYS_MALLOC_LEN <= 64 + 128 * 1024
430 #warning CONFIG_SYS_MALLOC_LEN may be too small for EHCI
431 #endif
432 	qtd = memalign(USB_DMA_MINALIGN, qtd_count * sizeof(struct qTD));
433 	if (qtd == NULL) {
434 		printf("unable to allocate TDs\n");
435 		return -1;
436 	}
437 
438 	memset(qh, 0, sizeof(struct QH));
439 	memset(qtd, 0, qtd_count * sizeof(*qtd));
440 
441 	toggle = usb_gettoggle(dev, usb_pipeendpoint(pipe), usb_pipeout(pipe));
442 
443 	/*
444 	 * Setup QH (3.6 in ehci-r10.pdf)
445 	 *
446 	 *   qh_link ................. 03-00 H
447 	 *   qh_endpt1 ............... 07-04 H
448 	 *   qh_endpt2 ............... 0B-08 H
449 	 * - qh_curtd
450 	 *   qh_overlay.qt_next ...... 13-10 H
451 	 * - qh_overlay.qt_altnext
452 	 */
453 	qh->qh_link = cpu_to_hc32((unsigned long)&ctrl->qh_list | QH_LINK_TYPE_QH);
454 	c = (dev->speed != USB_SPEED_HIGH) && !usb_pipeendpoint(pipe);
455 	maxpacket = usb_maxpacket(dev, pipe);
456 	endpt = QH_ENDPT1_RL(8) | QH_ENDPT1_C(c) |
457 		QH_ENDPT1_MAXPKTLEN(maxpacket) | QH_ENDPT1_H(0) |
458 		QH_ENDPT1_DTC(QH_ENDPT1_DTC_DT_FROM_QTD) |
459 		QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) |
460 		QH_ENDPT1_ENDPT(usb_pipeendpoint(pipe)) | QH_ENDPT1_I(0) |
461 		QH_ENDPT1_DEVADDR(usb_pipedevice(pipe));
462 	qh->qh_endpt1 = cpu_to_hc32(endpt);
463 	endpt = QH_ENDPT2_MULT(1) | QH_ENDPT2_UFCMASK(0) | QH_ENDPT2_UFSMASK(0);
464 	qh->qh_endpt2 = cpu_to_hc32(endpt);
465 	ehci_update_endpt2_dev_n_port(dev, qh);
466 	qh->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
467 	qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
468 
469 	tdp = &qh->qh_overlay.qt_next;
470 
471 	if (req != NULL) {
472 		/*
473 		 * Setup request qTD (3.5 in ehci-r10.pdf)
474 		 *
475 		 *   qt_next ................ 03-00 H
476 		 *   qt_altnext ............. 07-04 H
477 		 *   qt_token ............... 0B-08 H
478 		 *
479 		 *   [ buffer, buffer_hi ] loaded with "req".
480 		 */
481 		qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
482 		qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
483 		token = QT_TOKEN_DT(0) | QT_TOKEN_TOTALBYTES(sizeof(*req)) |
484 			QT_TOKEN_IOC(0) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
485 			QT_TOKEN_PID(QT_TOKEN_PID_SETUP) |
486 			QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
487 		qtd[qtd_counter].qt_token = cpu_to_hc32(token);
488 		if (ehci_td_buffer(&qtd[qtd_counter], req, sizeof(*req))) {
489 			printf("unable to construct SETUP TD\n");
490 			goto fail;
491 		}
492 		/* Update previous qTD! */
493 		*tdp = cpu_to_hc32((unsigned long)&qtd[qtd_counter]);
494 		tdp = &qtd[qtd_counter++].qt_next;
495 		toggle = 1;
496 	}
497 
498 	if (length > 0 || req == NULL) {
499 		uint8_t *buf_ptr = buffer;
500 		int left_length = length;
501 
502 		do {
503 			/*
504 			 * Determine the size of this qTD transfer. By default,
505 			 * QT_BUFFER_CNT full pages can be used.
506 			 */
507 			int xfr_bytes = QT_BUFFER_CNT * EHCI_PAGE_SIZE;
508 			/*
509 			 * However, if the input buffer is not page-aligned, the
510 			 * portion of the first page before the buffer start
511 			 * offset within that page is unusable.
512 			 */
513 			xfr_bytes -= (unsigned long)buf_ptr & (EHCI_PAGE_SIZE - 1);
514 			/*
515 			 * In order to keep each packet within a qTD transfer,
516 			 * align the qTD transfer size to PKT_ALIGN.
517 			 */
518 			xfr_bytes &= ~(PKT_ALIGN - 1);
519 			/*
520 			 * This transfer may be shorter than the available qTD
521 			 * transfer size that has just been computed.
522 			 */
523 			xfr_bytes = min(xfr_bytes, left_length);
524 
525 			/*
526 			 * Setup request qTD (3.5 in ehci-r10.pdf)
527 			 *
528 			 *   qt_next ................ 03-00 H
529 			 *   qt_altnext ............. 07-04 H
530 			 *   qt_token ............... 0B-08 H
531 			 *
532 			 *   [ buffer, buffer_hi ] loaded with "buffer".
533 			 */
534 			qtd[qtd_counter].qt_next =
535 					cpu_to_hc32(QT_NEXT_TERMINATE);
536 			qtd[qtd_counter].qt_altnext =
537 					cpu_to_hc32(QT_NEXT_TERMINATE);
538 			token = QT_TOKEN_DT(toggle) |
539 				QT_TOKEN_TOTALBYTES(xfr_bytes) |
540 				QT_TOKEN_IOC(req == NULL) | QT_TOKEN_CPAGE(0) |
541 				QT_TOKEN_CERR(3) |
542 				QT_TOKEN_PID(usb_pipein(pipe) ?
543 					QT_TOKEN_PID_IN : QT_TOKEN_PID_OUT) |
544 				QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
545 			qtd[qtd_counter].qt_token = cpu_to_hc32(token);
546 			if (ehci_td_buffer(&qtd[qtd_counter], buf_ptr,
547 						xfr_bytes)) {
548 				printf("unable to construct DATA TD\n");
549 				goto fail;
550 			}
551 			/* Update previous qTD! */
552 			*tdp = cpu_to_hc32((unsigned long)&qtd[qtd_counter]);
553 			tdp = &qtd[qtd_counter++].qt_next;
554 			/*
555 			 * Data toggle has to be adjusted since the qTD transfer
556 			 * size is not always an even multiple of
557 			 * wMaxPacketSize.
558 			 */
559 			if ((xfr_bytes / maxpacket) & 1)
560 				toggle ^= 1;
561 			buf_ptr += xfr_bytes;
562 			left_length -= xfr_bytes;
563 		} while (left_length > 0);
564 	}
565 
566 	if (req != NULL) {
567 		/*
568 		 * Setup request qTD (3.5 in ehci-r10.pdf)
569 		 *
570 		 *   qt_next ................ 03-00 H
571 		 *   qt_altnext ............. 07-04 H
572 		 *   qt_token ............... 0B-08 H
573 		 */
574 		qtd[qtd_counter].qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
575 		qtd[qtd_counter].qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
576 		token = QT_TOKEN_DT(1) | QT_TOKEN_TOTALBYTES(0) |
577 			QT_TOKEN_IOC(1) | QT_TOKEN_CPAGE(0) | QT_TOKEN_CERR(3) |
578 			QT_TOKEN_PID(usb_pipein(pipe) ?
579 				QT_TOKEN_PID_OUT : QT_TOKEN_PID_IN) |
580 			QT_TOKEN_STATUS(QT_TOKEN_STATUS_ACTIVE);
581 		qtd[qtd_counter].qt_token = cpu_to_hc32(token);
582 		/* Update previous qTD! */
583 		*tdp = cpu_to_hc32((unsigned long)&qtd[qtd_counter]);
584 		tdp = &qtd[qtd_counter++].qt_next;
585 	}
586 
587 	ctrl->qh_list.qh_link = cpu_to_hc32((unsigned long)qh | QH_LINK_TYPE_QH);
588 
589 	/* Flush dcache */
590 	flush_dcache_range((unsigned long)&ctrl->qh_list,
591 		ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
592 	flush_dcache_range((unsigned long)qh, ALIGN_END_ADDR(struct QH, qh, 1));
593 	flush_dcache_range((unsigned long)qtd,
594 			   ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
595 
596 	/* Set async. queue head pointer. */
597 	ehci_writel(&ctrl->hcor->or_asynclistaddr, (unsigned long)&ctrl->qh_list);
598 
599 	usbsts = ehci_readl(&ctrl->hcor->or_usbsts);
600 	ehci_writel(&ctrl->hcor->or_usbsts, (usbsts & 0x3f));
601 
602 	/* Enable async. schedule. */
603 	cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
604 	cmd |= CMD_ASE;
605 	ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
606 
607 	ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, STS_ASS,
608 			100 * 1000);
609 	if (ret < 0) {
610 		printf("EHCI fail timeout STS_ASS set\n");
611 		goto fail;
612 	}
613 
614 	/* Wait for TDs to be processed. */
615 	ts = get_timer(0);
616 	vtd = &qtd[qtd_counter - 1];
617 	timeout = USB_TIMEOUT_MS(pipe);
618 	do {
619 		/* Invalidate dcache */
620 		invalidate_dcache_range((unsigned long)&ctrl->qh_list,
621 			ALIGN_END_ADDR(struct QH, &ctrl->qh_list, 1));
622 		invalidate_dcache_range((unsigned long)qh,
623 			ALIGN_END_ADDR(struct QH, qh, 1));
624 		invalidate_dcache_range((unsigned long)qtd,
625 			ALIGN_END_ADDR(struct qTD, qtd, qtd_count));
626 
627 		token = hc32_to_cpu(vtd->qt_token);
628 		if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE))
629 			break;
630 		WATCHDOG_RESET();
631 	} while (get_timer(ts) < timeout);
632 
633 	/*
634 	 * Invalidate the memory area occupied by buffer
635 	 * Don't try to fix the buffer alignment, if it isn't properly
636 	 * aligned it's upper layer's fault so let invalidate_dcache_range()
637 	 * vow about it. But we have to fix the length as it's actual
638 	 * transfer length and can be unaligned. This is potentially
639 	 * dangerous operation, it's responsibility of the calling
640 	 * code to make sure enough space is reserved.
641 	 */
642 	invalidate_dcache_range((unsigned long)buffer,
643 		ALIGN((unsigned long)buffer + length, ARCH_DMA_MINALIGN));
644 
645 	/* Check that the TD processing happened */
646 	if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)
647 		printf("EHCI timed out on TD - token=%#x\n", token);
648 
649 	/* Disable async schedule. */
650 	cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
651 	cmd &= ~CMD_ASE;
652 	ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
653 
654 	ret = handshake((uint32_t *)&ctrl->hcor->or_usbsts, STS_ASS, 0,
655 			100 * 1000);
656 	if (ret < 0) {
657 		printf("EHCI fail timeout STS_ASS reset\n");
658 		goto fail;
659 	}
660 
661 	token = hc32_to_cpu(qh->qh_overlay.qt_token);
662 	if (!(QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_ACTIVE)) {
663 		debug("TOKEN=%#x\n", token);
664 		switch (QT_TOKEN_GET_STATUS(token) &
665 			~(QT_TOKEN_STATUS_SPLITXSTATE | QT_TOKEN_STATUS_PERR)) {
666 		case 0:
667 			toggle = QT_TOKEN_GET_DT(token);
668 			usb_settoggle(dev, usb_pipeendpoint(pipe),
669 				       usb_pipeout(pipe), toggle);
670 			dev->status = 0;
671 			break;
672 		case QT_TOKEN_STATUS_HALTED:
673 			dev->status = USB_ST_STALLED;
674 			break;
675 		case QT_TOKEN_STATUS_ACTIVE | QT_TOKEN_STATUS_DATBUFERR:
676 		case QT_TOKEN_STATUS_DATBUFERR:
677 			dev->status = USB_ST_BUF_ERR;
678 			break;
679 		case QT_TOKEN_STATUS_HALTED | QT_TOKEN_STATUS_BABBLEDET:
680 		case QT_TOKEN_STATUS_BABBLEDET:
681 			dev->status = USB_ST_BABBLE_DET;
682 			break;
683 		default:
684 			dev->status = USB_ST_CRC_ERR;
685 			if (QT_TOKEN_GET_STATUS(token) & QT_TOKEN_STATUS_HALTED)
686 				dev->status |= USB_ST_STALLED;
687 			break;
688 		}
689 		dev->act_len = length - QT_TOKEN_GET_TOTALBYTES(token);
690 	} else {
691 		dev->act_len = 0;
692 #ifndef CONFIG_USB_EHCI_FARADAY
693 		debug("dev=%u, usbsts=%#x, p[1]=%#x, p[2]=%#x\n",
694 		      dev->devnum, ehci_readl(&ctrl->hcor->or_usbsts),
695 		      ehci_readl(&ctrl->hcor->or_portsc[0]),
696 		      ehci_readl(&ctrl->hcor->or_portsc[1]));
697 #endif
698 	}
699 
700 	free(qtd);
701 	return (dev->status != USB_ST_NOT_PROC) ? 0 : -1;
702 
703 fail:
704 	free(qtd);
705 	return -1;
706 }
707 
708 static int ehci_submit_root(struct usb_device *dev, unsigned long pipe,
709 			    void *buffer, int length, struct devrequest *req)
710 {
711 	uint8_t tmpbuf[4];
712 	u16 typeReq;
713 	void *srcptr = NULL;
714 	int len, srclen;
715 	uint32_t reg;
716 	uint32_t *status_reg;
717 	int port = le16_to_cpu(req->index) & 0xff;
718 	struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
719 
720 	srclen = 0;
721 
722 	debug("req=%u (%#x), type=%u (%#x), value=%u, index=%u\n",
723 	      req->request, req->request,
724 	      req->requesttype, req->requesttype,
725 	      le16_to_cpu(req->value), le16_to_cpu(req->index));
726 
727 	typeReq = req->request | req->requesttype << 8;
728 
729 	switch (typeReq) {
730 	case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
731 	case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
732 	case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
733 		status_reg = ctrl->ops.get_portsc_register(ctrl, port - 1);
734 		if (!status_reg)
735 			return -1;
736 		break;
737 	default:
738 		status_reg = NULL;
739 		break;
740 	}
741 
742 	switch (typeReq) {
743 	case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
744 		switch (le16_to_cpu(req->value) >> 8) {
745 		case USB_DT_DEVICE:
746 			debug("USB_DT_DEVICE request\n");
747 			srcptr = &descriptor.device;
748 			srclen = descriptor.device.bLength;
749 			break;
750 		case USB_DT_CONFIG:
751 			debug("USB_DT_CONFIG config\n");
752 			srcptr = &descriptor.config;
753 			srclen = descriptor.config.bLength +
754 					descriptor.interface.bLength +
755 					descriptor.endpoint.bLength;
756 			break;
757 		case USB_DT_STRING:
758 			debug("USB_DT_STRING config\n");
759 			switch (le16_to_cpu(req->value) & 0xff) {
760 			case 0:	/* Language */
761 				srcptr = "\4\3\1\0";
762 				srclen = 4;
763 				break;
764 			case 1:	/* Vendor */
765 				srcptr = "\16\3u\0-\0b\0o\0o\0t\0";
766 				srclen = 14;
767 				break;
768 			case 2:	/* Product */
769 				srcptr = "\52\3E\0H\0C\0I\0 "
770 					 "\0H\0o\0s\0t\0 "
771 					 "\0C\0o\0n\0t\0r\0o\0l\0l\0e\0r\0";
772 				srclen = 42;
773 				break;
774 			default:
775 				debug("unknown value DT_STRING %x\n",
776 					le16_to_cpu(req->value));
777 				goto unknown;
778 			}
779 			break;
780 		default:
781 			debug("unknown value %x\n", le16_to_cpu(req->value));
782 			goto unknown;
783 		}
784 		break;
785 	case USB_REQ_GET_DESCRIPTOR | ((USB_DIR_IN | USB_RT_HUB) << 8):
786 		switch (le16_to_cpu(req->value) >> 8) {
787 		case USB_DT_HUB:
788 			debug("USB_DT_HUB config\n");
789 			srcptr = &descriptor.hub;
790 			srclen = descriptor.hub.bLength;
791 			break;
792 		default:
793 			debug("unknown value %x\n", le16_to_cpu(req->value));
794 			goto unknown;
795 		}
796 		break;
797 	case USB_REQ_SET_ADDRESS | (USB_RECIP_DEVICE << 8):
798 		debug("USB_REQ_SET_ADDRESS\n");
799 		ctrl->rootdev = le16_to_cpu(req->value);
800 		break;
801 	case DeviceOutRequest | USB_REQ_SET_CONFIGURATION:
802 		debug("USB_REQ_SET_CONFIGURATION\n");
803 		/* Nothing to do */
804 		break;
805 	case USB_REQ_GET_STATUS | ((USB_DIR_IN | USB_RT_HUB) << 8):
806 		tmpbuf[0] = 1;	/* USB_STATUS_SELFPOWERED */
807 		tmpbuf[1] = 0;
808 		srcptr = tmpbuf;
809 		srclen = 2;
810 		break;
811 	case USB_REQ_GET_STATUS | ((USB_RT_PORT | USB_DIR_IN) << 8):
812 		memset(tmpbuf, 0, 4);
813 		reg = ehci_readl(status_reg);
814 		if (reg & EHCI_PS_CS)
815 			tmpbuf[0] |= USB_PORT_STAT_CONNECTION;
816 		if (reg & EHCI_PS_PE)
817 			tmpbuf[0] |= USB_PORT_STAT_ENABLE;
818 		if (reg & EHCI_PS_SUSP)
819 			tmpbuf[0] |= USB_PORT_STAT_SUSPEND;
820 		if (reg & EHCI_PS_OCA)
821 			tmpbuf[0] |= USB_PORT_STAT_OVERCURRENT;
822 		if (reg & EHCI_PS_PR)
823 			tmpbuf[0] |= USB_PORT_STAT_RESET;
824 		if (reg & EHCI_PS_PP)
825 			tmpbuf[1] |= USB_PORT_STAT_POWER >> 8;
826 
827 		if (ehci_is_TDI()) {
828 			switch (ctrl->ops.get_port_speed(ctrl, reg)) {
829 			case PORTSC_PSPD_FS:
830 				break;
831 			case PORTSC_PSPD_LS:
832 				tmpbuf[1] |= USB_PORT_STAT_LOW_SPEED >> 8;
833 				break;
834 			case PORTSC_PSPD_HS:
835 			default:
836 				tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
837 				break;
838 			}
839 		} else {
840 			tmpbuf[1] |= USB_PORT_STAT_HIGH_SPEED >> 8;
841 		}
842 
843 		if (reg & EHCI_PS_CSC)
844 			tmpbuf[2] |= USB_PORT_STAT_C_CONNECTION;
845 		if (reg & EHCI_PS_PEC)
846 			tmpbuf[2] |= USB_PORT_STAT_C_ENABLE;
847 		if (reg & EHCI_PS_OCC)
848 			tmpbuf[2] |= USB_PORT_STAT_C_OVERCURRENT;
849 		if (ctrl->portreset & (1 << port))
850 			tmpbuf[2] |= USB_PORT_STAT_C_RESET;
851 
852 		srcptr = tmpbuf;
853 		srclen = 4;
854 		break;
855 	case USB_REQ_SET_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
856 		reg = ehci_readl(status_reg);
857 		reg &= ~EHCI_PS_CLEAR;
858 		switch (le16_to_cpu(req->value)) {
859 		case USB_PORT_FEAT_ENABLE:
860 			reg |= EHCI_PS_PE;
861 			ehci_writel(status_reg, reg);
862 			break;
863 		case USB_PORT_FEAT_POWER:
864 			if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams))) {
865 				reg |= EHCI_PS_PP;
866 				ehci_writel(status_reg, reg);
867 			}
868 			break;
869 		case USB_PORT_FEAT_RESET:
870 			if ((reg & (EHCI_PS_PE | EHCI_PS_CS)) == EHCI_PS_CS &&
871 			    !ehci_is_TDI() &&
872 			    EHCI_PS_IS_LOWSPEED(reg)) {
873 				/* Low speed device, give up ownership. */
874 				debug("port %d low speed --> companion\n",
875 				      port - 1);
876 				reg |= EHCI_PS_PO;
877 				ehci_writel(status_reg, reg);
878 				break;
879 			} else {
880 				int ret;
881 
882 				reg |= EHCI_PS_PR;
883 				reg &= ~EHCI_PS_PE;
884 				ehci_writel(status_reg, reg);
885 				/*
886 				 * caller must wait, then call GetPortStatus
887 				 * usb 2.0 specification say 50 ms resets on
888 				 * root
889 				 */
890 				ctrl->ops.powerup_fixup(ctrl, status_reg, &reg);
891 
892 				ehci_writel(status_reg, reg & ~EHCI_PS_PR);
893 				/*
894 				 * A host controller must terminate the reset
895 				 * and stabilize the state of the port within
896 				 * 2 milliseconds
897 				 */
898 				ret = handshake(status_reg, EHCI_PS_PR, 0,
899 						2 * 1000);
900 				if (!ret)
901 					ctrl->portreset |= 1 << port;
902 				else
903 					printf("port(%d) reset error\n",
904 					       port - 1);
905 			}
906 			break;
907 		case USB_PORT_FEAT_TEST:
908 			ehci_shutdown(ctrl);
909 			reg &= ~(0xf << 16);
910 			reg |= ((le16_to_cpu(req->index) >> 8) & 0xf) << 16;
911 			ehci_writel(status_reg, reg);
912 			break;
913 		default:
914 			debug("unknown feature %x\n", le16_to_cpu(req->value));
915 			goto unknown;
916 		}
917 		/* unblock posted writes */
918 		(void) ehci_readl(&ctrl->hcor->or_usbcmd);
919 		break;
920 	case USB_REQ_CLEAR_FEATURE | ((USB_DIR_OUT | USB_RT_PORT) << 8):
921 		reg = ehci_readl(status_reg);
922 		reg &= ~EHCI_PS_CLEAR;
923 		switch (le16_to_cpu(req->value)) {
924 		case USB_PORT_FEAT_ENABLE:
925 			reg &= ~EHCI_PS_PE;
926 			break;
927 		case USB_PORT_FEAT_C_ENABLE:
928 			reg |= EHCI_PS_PE;
929 			break;
930 		case USB_PORT_FEAT_POWER:
931 			if (HCS_PPC(ehci_readl(&ctrl->hccr->cr_hcsparams)))
932 				reg &= ~EHCI_PS_PP;
933 			break;
934 		case USB_PORT_FEAT_C_CONNECTION:
935 			reg |= EHCI_PS_CSC;
936 			break;
937 		case USB_PORT_FEAT_OVER_CURRENT:
938 			reg |= EHCI_PS_OCC;
939 			break;
940 		case USB_PORT_FEAT_C_RESET:
941 			ctrl->portreset &= ~(1 << port);
942 			break;
943 		default:
944 			debug("unknown feature %x\n", le16_to_cpu(req->value));
945 			goto unknown;
946 		}
947 		ehci_writel(status_reg, reg);
948 		/* unblock posted write */
949 		(void) ehci_readl(&ctrl->hcor->or_usbcmd);
950 		break;
951 	default:
952 		debug("Unknown request\n");
953 		goto unknown;
954 	}
955 
956 	mdelay(1);
957 	len = min3(srclen, (int)le16_to_cpu(req->length), length);
958 	if (srcptr != NULL && len > 0)
959 		memcpy(buffer, srcptr, len);
960 	else
961 		debug("Len is 0\n");
962 
963 	dev->act_len = len;
964 	dev->status = 0;
965 	return 0;
966 
967 unknown:
968 	debug("requesttype=%x, request=%x, value=%x, index=%x, length=%x\n",
969 	      req->requesttype, req->request, le16_to_cpu(req->value),
970 	      le16_to_cpu(req->index), le16_to_cpu(req->length));
971 
972 	dev->act_len = 0;
973 	dev->status = USB_ST_STALLED;
974 	return -1;
975 }
976 
977 const struct ehci_ops default_ehci_ops = {
978 	.set_usb_mode		= ehci_set_usbmode,
979 	.get_port_speed		= ehci_get_port_speed,
980 	.powerup_fixup		= ehci_powerup_fixup,
981 	.get_portsc_register	= ehci_get_portsc_register,
982 };
983 
984 static void ehci_setup_ops(struct ehci_ctrl *ctrl, const struct ehci_ops *ops)
985 {
986 	if (!ops) {
987 		ctrl->ops = default_ehci_ops;
988 	} else {
989 		ctrl->ops = *ops;
990 		if (!ctrl->ops.set_usb_mode)
991 			ctrl->ops.set_usb_mode = ehci_set_usbmode;
992 		if (!ctrl->ops.get_port_speed)
993 			ctrl->ops.get_port_speed = ehci_get_port_speed;
994 		if (!ctrl->ops.powerup_fixup)
995 			ctrl->ops.powerup_fixup = ehci_powerup_fixup;
996 		if (!ctrl->ops.get_portsc_register)
997 			ctrl->ops.get_portsc_register =
998 					ehci_get_portsc_register;
999 	}
1000 }
1001 
1002 #ifndef CONFIG_DM_USB
1003 void ehci_set_controller_priv(int index, void *priv, const struct ehci_ops *ops)
1004 {
1005 	struct ehci_ctrl *ctrl = &ehcic[index];
1006 
1007 	ctrl->priv = priv;
1008 	ehci_setup_ops(ctrl, ops);
1009 }
1010 
1011 void *ehci_get_controller_priv(int index)
1012 {
1013 	return ehcic[index].priv;
1014 }
1015 #endif
1016 
1017 static int ehci_common_init(struct ehci_ctrl *ctrl, uint tweaks)
1018 {
1019 	struct QH *qh_list;
1020 	struct QH *periodic;
1021 	uint32_t reg;
1022 	uint32_t cmd;
1023 	int i;
1024 
1025 	/* Set the high address word (aka segment) for 64-bit controller */
1026 	if (ehci_readl(&ctrl->hccr->cr_hccparams) & 1)
1027 		ehci_writel(&ctrl->hcor->or_ctrldssegment, 0);
1028 
1029 	qh_list = &ctrl->qh_list;
1030 
1031 	/* Set head of reclaim list */
1032 	memset(qh_list, 0, sizeof(*qh_list));
1033 	qh_list->qh_link = cpu_to_hc32((unsigned long)qh_list | QH_LINK_TYPE_QH);
1034 	qh_list->qh_endpt1 = cpu_to_hc32(QH_ENDPT1_H(1) |
1035 						QH_ENDPT1_EPS(USB_SPEED_HIGH));
1036 	qh_list->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
1037 	qh_list->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
1038 	qh_list->qh_overlay.qt_token =
1039 			cpu_to_hc32(QT_TOKEN_STATUS(QT_TOKEN_STATUS_HALTED));
1040 
1041 	flush_dcache_range((unsigned long)qh_list,
1042 			   ALIGN_END_ADDR(struct QH, qh_list, 1));
1043 
1044 	/* Set async. queue head pointer. */
1045 	ehci_writel(&ctrl->hcor->or_asynclistaddr, (unsigned long)qh_list);
1046 
1047 	/*
1048 	 * Set up periodic list
1049 	 * Step 1: Parent QH for all periodic transfers.
1050 	 */
1051 	ctrl->periodic_schedules = 0;
1052 	periodic = &ctrl->periodic_queue;
1053 	memset(periodic, 0, sizeof(*periodic));
1054 	periodic->qh_link = cpu_to_hc32(QH_LINK_TERMINATE);
1055 	periodic->qh_overlay.qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
1056 	periodic->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
1057 
1058 	flush_dcache_range((unsigned long)periodic,
1059 			   ALIGN_END_ADDR(struct QH, periodic, 1));
1060 
1061 	/*
1062 	 * Step 2: Setup frame-list: Every microframe, USB tries the same list.
1063 	 *         In particular, device specifications on polling frequency
1064 	 *         are disregarded. Keyboards seem to send NAK/NYet reliably
1065 	 *         when polled with an empty buffer.
1066 	 *
1067 	 *         Split Transactions will be spread across microframes using
1068 	 *         S-mask and C-mask.
1069 	 */
1070 	if (ctrl->periodic_list == NULL)
1071 		ctrl->periodic_list = memalign(4096, 1024 * 4);
1072 
1073 	if (!ctrl->periodic_list)
1074 		return -ENOMEM;
1075 	for (i = 0; i < 1024; i++) {
1076 		ctrl->periodic_list[i] = cpu_to_hc32((unsigned long)periodic
1077 						| QH_LINK_TYPE_QH);
1078 	}
1079 
1080 	flush_dcache_range((unsigned long)ctrl->periodic_list,
1081 			   ALIGN_END_ADDR(uint32_t, ctrl->periodic_list,
1082 					  1024));
1083 
1084 	/* Set periodic list base address */
1085 	ehci_writel(&ctrl->hcor->or_periodiclistbase,
1086 		(unsigned long)ctrl->periodic_list);
1087 
1088 	reg = ehci_readl(&ctrl->hccr->cr_hcsparams);
1089 	descriptor.hub.bNbrPorts = HCS_N_PORTS(reg);
1090 	debug("Register %x NbrPorts %d\n", reg, descriptor.hub.bNbrPorts);
1091 	/* Port Indicators */
1092 	if (HCS_INDICATOR(reg))
1093 		put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
1094 				| 0x80, &descriptor.hub.wHubCharacteristics);
1095 	/* Port Power Control */
1096 	if (HCS_PPC(reg))
1097 		put_unaligned(get_unaligned(&descriptor.hub.wHubCharacteristics)
1098 				| 0x01, &descriptor.hub.wHubCharacteristics);
1099 
1100 	/* Start the host controller. */
1101 	cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
1102 	/*
1103 	 * Philips, Intel, and maybe others need CMD_RUN before the
1104 	 * root hub will detect new devices (why?); NEC doesn't
1105 	 */
1106 	cmd &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
1107 	cmd |= CMD_RUN;
1108 	ehci_writel(&ctrl->hcor->or_usbcmd, cmd);
1109 
1110 	if (!(tweaks & EHCI_TWEAK_NO_INIT_CF)) {
1111 		/* take control over the ports */
1112 		cmd = ehci_readl(&ctrl->hcor->or_configflag);
1113 		cmd |= FLAG_CF;
1114 		ehci_writel(&ctrl->hcor->or_configflag, cmd);
1115 	}
1116 
1117 	/* unblock posted write */
1118 	cmd = ehci_readl(&ctrl->hcor->or_usbcmd);
1119 	mdelay(5);
1120 	reg = HC_VERSION(ehci_readl(&ctrl->hccr->cr_capbase));
1121 	printf("USB EHCI %x.%02x\n", reg >> 8, reg & 0xff);
1122 
1123 	return 0;
1124 }
1125 
1126 #ifndef CONFIG_DM_USB
1127 int usb_lowlevel_stop(int index)
1128 {
1129 	ehci_shutdown(&ehcic[index]);
1130 	return ehci_hcd_stop(index);
1131 }
1132 
1133 int usb_lowlevel_init(int index, enum usb_init_type init, void **controller)
1134 {
1135 	struct ehci_ctrl *ctrl = &ehcic[index];
1136 	uint tweaks = 0;
1137 	int rc;
1138 
1139 	/**
1140 	 * Set ops to default_ehci_ops, ehci_hcd_init should call
1141 	 * ehci_set_controller_priv to change any of these function pointers.
1142 	 */
1143 	ctrl->ops = default_ehci_ops;
1144 
1145 	rc = ehci_hcd_init(index, init, &ctrl->hccr, &ctrl->hcor);
1146 	if (rc)
1147 		return rc;
1148 	if (init == USB_INIT_DEVICE)
1149 		goto done;
1150 
1151 	/* EHCI spec section 4.1 */
1152 	if (ehci_reset(ctrl))
1153 		return -1;
1154 
1155 #if defined(CONFIG_EHCI_HCD_INIT_AFTER_RESET)
1156 	rc = ehci_hcd_init(index, init, &ctrl->hccr, &ctrl->hcor);
1157 	if (rc)
1158 		return rc;
1159 #endif
1160 #ifdef CONFIG_USB_EHCI_FARADAY
1161 	tweaks |= EHCI_TWEAK_NO_INIT_CF;
1162 #endif
1163 	rc = ehci_common_init(ctrl, tweaks);
1164 	if (rc)
1165 		return rc;
1166 
1167 	ctrl->rootdev = 0;
1168 done:
1169 	*controller = &ehcic[index];
1170 	return 0;
1171 }
1172 #endif
1173 
1174 static int _ehci_submit_bulk_msg(struct usb_device *dev, unsigned long pipe,
1175 				 void *buffer, int length)
1176 {
1177 
1178 	if (usb_pipetype(pipe) != PIPE_BULK) {
1179 		debug("non-bulk pipe (type=%lu)", usb_pipetype(pipe));
1180 		return -1;
1181 	}
1182 	return ehci_submit_async(dev, pipe, buffer, length, NULL);
1183 }
1184 
1185 static int _ehci_submit_control_msg(struct usb_device *dev, unsigned long pipe,
1186 				    void *buffer, int length,
1187 				    struct devrequest *setup)
1188 {
1189 	struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
1190 
1191 	if (usb_pipetype(pipe) != PIPE_CONTROL) {
1192 		debug("non-control pipe (type=%lu)", usb_pipetype(pipe));
1193 		return -1;
1194 	}
1195 
1196 	if (usb_pipedevice(pipe) == ctrl->rootdev) {
1197 		if (!ctrl->rootdev)
1198 			dev->speed = USB_SPEED_HIGH;
1199 		return ehci_submit_root(dev, pipe, buffer, length, setup);
1200 	}
1201 	return ehci_submit_async(dev, pipe, buffer, length, setup);
1202 }
1203 
1204 struct int_queue {
1205 	int elementsize;
1206 	struct QH *first;
1207 	struct QH *current;
1208 	struct QH *last;
1209 	struct qTD *tds;
1210 };
1211 
1212 #define NEXT_QH(qh) (struct QH *)((unsigned long)hc32_to_cpu((qh)->qh_link) & ~0x1f)
1213 
1214 static int
1215 enable_periodic(struct ehci_ctrl *ctrl)
1216 {
1217 	uint32_t cmd;
1218 	struct ehci_hcor *hcor = ctrl->hcor;
1219 	int ret;
1220 
1221 	cmd = ehci_readl(&hcor->or_usbcmd);
1222 	cmd |= CMD_PSE;
1223 	ehci_writel(&hcor->or_usbcmd, cmd);
1224 
1225 	ret = handshake((uint32_t *)&hcor->or_usbsts,
1226 			STS_PSS, STS_PSS, 100 * 1000);
1227 	if (ret < 0) {
1228 		printf("EHCI failed: timeout when enabling periodic list\n");
1229 		return -ETIMEDOUT;
1230 	}
1231 	udelay(1000);
1232 	return 0;
1233 }
1234 
1235 static int
1236 disable_periodic(struct ehci_ctrl *ctrl)
1237 {
1238 	uint32_t cmd;
1239 	struct ehci_hcor *hcor = ctrl->hcor;
1240 	int ret;
1241 
1242 	cmd = ehci_readl(&hcor->or_usbcmd);
1243 	cmd &= ~CMD_PSE;
1244 	ehci_writel(&hcor->or_usbcmd, cmd);
1245 
1246 	ret = handshake((uint32_t *)&hcor->or_usbsts,
1247 			STS_PSS, 0, 100 * 1000);
1248 	if (ret < 0) {
1249 		printf("EHCI failed: timeout when disabling periodic list\n");
1250 		return -ETIMEDOUT;
1251 	}
1252 	return 0;
1253 }
1254 
1255 struct int_queue *
1256 create_int_queue(struct usb_device *dev, unsigned long pipe, int queuesize,
1257 		 int elementsize, void *buffer, int interval)
1258 {
1259 	struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
1260 	struct int_queue *result = NULL;
1261 	int i;
1262 
1263 	/*
1264 	 * Interrupt transfers requiring several transactions are not supported
1265 	 * because bInterval is ignored.
1266 	 *
1267 	 * Also, ehci_submit_async() relies on wMaxPacketSize being a power of 2
1268 	 * <= PKT_ALIGN if several qTDs are required, while the USB
1269 	 * specification does not constrain this for interrupt transfers. That
1270 	 * means that ehci_submit_async() would support interrupt transfers
1271 	 * requiring several transactions only as long as the transfer size does
1272 	 * not require more than a single qTD.
1273 	 */
1274 	if (elementsize > usb_maxpacket(dev, pipe)) {
1275 		printf("%s: xfers requiring several transactions are not supported.\n",
1276 		       __func__);
1277 		return NULL;
1278 	}
1279 
1280 	debug("Enter create_int_queue\n");
1281 	if (usb_pipetype(pipe) != PIPE_INTERRUPT) {
1282 		debug("non-interrupt pipe (type=%lu)", usb_pipetype(pipe));
1283 		return NULL;
1284 	}
1285 
1286 	/* limit to 4 full pages worth of data -
1287 	 * we can safely fit them in a single TD,
1288 	 * no matter the alignment
1289 	 */
1290 	if (elementsize >= 16384) {
1291 		debug("too large elements for interrupt transfers\n");
1292 		return NULL;
1293 	}
1294 
1295 	result = malloc(sizeof(*result));
1296 	if (!result) {
1297 		debug("ehci intr queue: out of memory\n");
1298 		goto fail1;
1299 	}
1300 	result->elementsize = elementsize;
1301 	result->first = memalign(USB_DMA_MINALIGN,
1302 				 sizeof(struct QH) * queuesize);
1303 	if (!result->first) {
1304 		debug("ehci intr queue: out of memory\n");
1305 		goto fail2;
1306 	}
1307 	result->current = result->first;
1308 	result->last = result->first + queuesize - 1;
1309 	result->tds = memalign(USB_DMA_MINALIGN,
1310 			       sizeof(struct qTD) * queuesize);
1311 	if (!result->tds) {
1312 		debug("ehci intr queue: out of memory\n");
1313 		goto fail3;
1314 	}
1315 	memset(result->first, 0, sizeof(struct QH) * queuesize);
1316 	memset(result->tds, 0, sizeof(struct qTD) * queuesize);
1317 
1318 	for (i = 0; i < queuesize; i++) {
1319 		struct QH *qh = result->first + i;
1320 		struct qTD *td = result->tds + i;
1321 		void **buf = &qh->buffer;
1322 
1323 		qh->qh_link = cpu_to_hc32((unsigned long)(qh+1) | QH_LINK_TYPE_QH);
1324 		if (i == queuesize - 1)
1325 			qh->qh_link = cpu_to_hc32(QH_LINK_TERMINATE);
1326 
1327 		qh->qh_overlay.qt_next = cpu_to_hc32((unsigned long)td);
1328 		qh->qh_overlay.qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
1329 		qh->qh_endpt1 =
1330 			cpu_to_hc32((0 << 28) | /* No NAK reload (ehci 4.9) */
1331 			(usb_maxpacket(dev, pipe) << 16) | /* MPS */
1332 			(1 << 14) |
1333 			QH_ENDPT1_EPS(ehci_encode_speed(dev->speed)) |
1334 			(usb_pipeendpoint(pipe) << 8) | /* Endpoint Number */
1335 			(usb_pipedevice(pipe) << 0));
1336 		qh->qh_endpt2 = cpu_to_hc32((1 << 30) | /* 1 Tx per mframe */
1337 			(1 << 0)); /* S-mask: microframe 0 */
1338 		if (dev->speed == USB_SPEED_LOW ||
1339 				dev->speed == USB_SPEED_FULL) {
1340 			/* C-mask: microframes 2-4 */
1341 			qh->qh_endpt2 |= cpu_to_hc32((0x1c << 8));
1342 		}
1343 		ehci_update_endpt2_dev_n_port(dev, qh);
1344 
1345 		td->qt_next = cpu_to_hc32(QT_NEXT_TERMINATE);
1346 		td->qt_altnext = cpu_to_hc32(QT_NEXT_TERMINATE);
1347 		debug("communication direction is '%s'\n",
1348 		      usb_pipein(pipe) ? "in" : "out");
1349 		td->qt_token = cpu_to_hc32((elementsize << 16) |
1350 			((usb_pipein(pipe) ? 1 : 0) << 8) | /* IN/OUT token */
1351 			0x80); /* active */
1352 		td->qt_buffer[0] =
1353 		    cpu_to_hc32((unsigned long)buffer + i * elementsize);
1354 		td->qt_buffer[1] =
1355 		    cpu_to_hc32((td->qt_buffer[0] + 0x1000) & ~0xfff);
1356 		td->qt_buffer[2] =
1357 		    cpu_to_hc32((td->qt_buffer[0] + 0x2000) & ~0xfff);
1358 		td->qt_buffer[3] =
1359 		    cpu_to_hc32((td->qt_buffer[0] + 0x3000) & ~0xfff);
1360 		td->qt_buffer[4] =
1361 		    cpu_to_hc32((td->qt_buffer[0] + 0x4000) & ~0xfff);
1362 
1363 		*buf = buffer + i * elementsize;
1364 	}
1365 
1366 	flush_dcache_range((unsigned long)buffer,
1367 			   ALIGN_END_ADDR(char, buffer,
1368 					  queuesize * elementsize));
1369 	flush_dcache_range((unsigned long)result->first,
1370 			   ALIGN_END_ADDR(struct QH, result->first,
1371 					  queuesize));
1372 	flush_dcache_range((unsigned long)result->tds,
1373 			   ALIGN_END_ADDR(struct qTD, result->tds,
1374 					  queuesize));
1375 
1376 	if (ctrl->periodic_schedules > 0) {
1377 		if (disable_periodic(ctrl) < 0) {
1378 			debug("FATAL: periodic should never fail, but did");
1379 			goto fail3;
1380 		}
1381 	}
1382 
1383 	/* hook up to periodic list */
1384 	struct QH *list = &ctrl->periodic_queue;
1385 	result->last->qh_link = list->qh_link;
1386 	list->qh_link = cpu_to_hc32((unsigned long)result->first | QH_LINK_TYPE_QH);
1387 
1388 	flush_dcache_range((unsigned long)result->last,
1389 			   ALIGN_END_ADDR(struct QH, result->last, 1));
1390 	flush_dcache_range((unsigned long)list,
1391 			   ALIGN_END_ADDR(struct QH, list, 1));
1392 
1393 	if (enable_periodic(ctrl) < 0) {
1394 		debug("FATAL: periodic should never fail, but did");
1395 		goto fail3;
1396 	}
1397 	ctrl->periodic_schedules++;
1398 
1399 	debug("Exit create_int_queue\n");
1400 	return result;
1401 fail3:
1402 	if (result->tds)
1403 		free(result->tds);
1404 fail2:
1405 	if (result->first)
1406 		free(result->first);
1407 	if (result)
1408 		free(result);
1409 fail1:
1410 	return NULL;
1411 }
1412 
1413 void *poll_int_queue(struct usb_device *dev, struct int_queue *queue)
1414 {
1415 	struct QH *cur = queue->current;
1416 	struct qTD *cur_td;
1417 
1418 	/* depleted queue */
1419 	if (cur == NULL) {
1420 		debug("Exit poll_int_queue with completed queue\n");
1421 		return NULL;
1422 	}
1423 	/* still active */
1424 	cur_td = &queue->tds[queue->current - queue->first];
1425 	invalidate_dcache_range((unsigned long)cur_td,
1426 				ALIGN_END_ADDR(struct qTD, cur_td, 1));
1427 	if (QT_TOKEN_GET_STATUS(hc32_to_cpu(cur_td->qt_token)) &
1428 			QT_TOKEN_STATUS_ACTIVE) {
1429 		debug("Exit poll_int_queue with no completed intr transfer. token is %x\n",
1430 		      hc32_to_cpu(cur_td->qt_token));
1431 		return NULL;
1432 	}
1433 	if (!(cur->qh_link & QH_LINK_TERMINATE))
1434 		queue->current++;
1435 	else
1436 		queue->current = NULL;
1437 
1438 	invalidate_dcache_range((unsigned long)cur->buffer,
1439 				ALIGN_END_ADDR(char, cur->buffer,
1440 					       queue->elementsize));
1441 
1442 	debug("Exit poll_int_queue with completed intr transfer. token is %x at %p (first at %p)\n",
1443 	      hc32_to_cpu(cur_td->qt_token), cur, queue->first);
1444 	return cur->buffer;
1445 }
1446 
1447 /* Do not free buffers associated with QHs, they're owned by someone else */
1448 int
1449 destroy_int_queue(struct usb_device *dev, struct int_queue *queue)
1450 {
1451 	struct ehci_ctrl *ctrl = ehci_get_ctrl(dev);
1452 	int result = -1;
1453 	unsigned long timeout;
1454 
1455 	if (disable_periodic(ctrl) < 0) {
1456 		debug("FATAL: periodic should never fail, but did");
1457 		goto out;
1458 	}
1459 	ctrl->periodic_schedules--;
1460 
1461 	struct QH *cur = &ctrl->periodic_queue;
1462 	timeout = get_timer(0) + 500; /* abort after 500ms */
1463 	while (!(cur->qh_link & cpu_to_hc32(QH_LINK_TERMINATE))) {
1464 		debug("considering %p, with qh_link %x\n", cur, cur->qh_link);
1465 		if (NEXT_QH(cur) == queue->first) {
1466 			debug("found candidate. removing from chain\n");
1467 			cur->qh_link = queue->last->qh_link;
1468 			flush_dcache_range((unsigned long)cur,
1469 					   ALIGN_END_ADDR(struct QH, cur, 1));
1470 			result = 0;
1471 			break;
1472 		}
1473 		cur = NEXT_QH(cur);
1474 		if (get_timer(0) > timeout) {
1475 			printf("Timeout destroying interrupt endpoint queue\n");
1476 			result = -1;
1477 			goto out;
1478 		}
1479 	}
1480 
1481 	if (ctrl->periodic_schedules > 0) {
1482 		result = enable_periodic(ctrl);
1483 		if (result < 0)
1484 			debug("FATAL: periodic should never fail, but did");
1485 	}
1486 
1487 out:
1488 	free(queue->tds);
1489 	free(queue->first);
1490 	free(queue);
1491 
1492 	return result;
1493 }
1494 
1495 static int _ehci_submit_int_msg(struct usb_device *dev, unsigned long pipe,
1496 				void *buffer, int length, int interval)
1497 {
1498 	void *backbuffer;
1499 	struct int_queue *queue;
1500 	unsigned long timeout;
1501 	int result = 0, ret;
1502 
1503 	debug("dev=%p, pipe=%lu, buffer=%p, length=%d, interval=%d",
1504 	      dev, pipe, buffer, length, interval);
1505 
1506 	queue = create_int_queue(dev, pipe, 1, length, buffer, interval);
1507 	if (!queue)
1508 		return -1;
1509 
1510 	timeout = get_timer(0) + USB_TIMEOUT_MS(pipe);
1511 	while ((backbuffer = poll_int_queue(dev, queue)) == NULL)
1512 		if (get_timer(0) > timeout) {
1513 			printf("Timeout poll on interrupt endpoint\n");
1514 			result = -ETIMEDOUT;
1515 			break;
1516 		}
1517 
1518 	if (backbuffer != buffer) {
1519 		debug("got wrong buffer back (%p instead of %p)\n",
1520 		      backbuffer, buffer);
1521 		return -EINVAL;
1522 	}
1523 
1524 	ret = destroy_int_queue(dev, queue);
1525 	if (ret < 0)
1526 		return ret;
1527 
1528 	/* everything worked out fine */
1529 	return result;
1530 }
1531 
1532 #ifndef CONFIG_DM_USB
1533 int submit_bulk_msg(struct usb_device *dev, unsigned long pipe,
1534 			    void *buffer, int length)
1535 {
1536 	return _ehci_submit_bulk_msg(dev, pipe, buffer, length);
1537 }
1538 
1539 int submit_control_msg(struct usb_device *dev, unsigned long pipe, void *buffer,
1540 		   int length, struct devrequest *setup)
1541 {
1542 	return _ehci_submit_control_msg(dev, pipe, buffer, length, setup);
1543 }
1544 
1545 int submit_int_msg(struct usb_device *dev, unsigned long pipe,
1546 		   void *buffer, int length, int interval)
1547 {
1548 	return _ehci_submit_int_msg(dev, pipe, buffer, length, interval);
1549 }
1550 #endif
1551 
1552 #ifdef CONFIG_DM_USB
1553 static int ehci_submit_control_msg(struct udevice *dev, struct usb_device *udev,
1554 				   unsigned long pipe, void *buffer, int length,
1555 				   struct devrequest *setup)
1556 {
1557 	debug("%s: dev='%s', udev=%p, udev->dev='%s', portnr=%d\n", __func__,
1558 	      dev->name, udev, udev->dev->name, udev->portnr);
1559 
1560 	return _ehci_submit_control_msg(udev, pipe, buffer, length, setup);
1561 }
1562 
1563 static int ehci_submit_bulk_msg(struct udevice *dev, struct usb_device *udev,
1564 				unsigned long pipe, void *buffer, int length)
1565 {
1566 	debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1567 	return _ehci_submit_bulk_msg(udev, pipe, buffer, length);
1568 }
1569 
1570 static int ehci_submit_int_msg(struct udevice *dev, struct usb_device *udev,
1571 			       unsigned long pipe, void *buffer, int length,
1572 			       int interval)
1573 {
1574 	debug("%s: dev='%s', udev=%p\n", __func__, dev->name, udev);
1575 	return _ehci_submit_int_msg(udev, pipe, buffer, length, interval);
1576 }
1577 
1578 int ehci_register(struct udevice *dev, struct ehci_hccr *hccr,
1579 		  struct ehci_hcor *hcor, const struct ehci_ops *ops,
1580 		  uint tweaks, enum usb_init_type init)
1581 {
1582 	struct usb_bus_priv *priv = dev_get_uclass_priv(dev);
1583 	struct ehci_ctrl *ctrl = dev_get_priv(dev);
1584 	int ret;
1585 
1586 	debug("%s: dev='%s', ctrl=%p, hccr=%p, hcor=%p, init=%d\n", __func__,
1587 	      dev->name, ctrl, hccr, hcor, init);
1588 
1589 	priv->desc_before_addr = true;
1590 
1591 	ehci_setup_ops(ctrl, ops);
1592 	ctrl->hccr = hccr;
1593 	ctrl->hcor = hcor;
1594 	ctrl->priv = ctrl;
1595 
1596 	if (init == USB_INIT_DEVICE)
1597 		goto done;
1598 	ret = ehci_reset(ctrl);
1599 	if (ret)
1600 		goto err;
1601 
1602 	ret = ehci_common_init(ctrl, tweaks);
1603 	if (ret)
1604 		goto err;
1605 done:
1606 	return 0;
1607 err:
1608 	free(ctrl);
1609 	debug("%s: failed, ret=%d\n", __func__, ret);
1610 	return ret;
1611 }
1612 
1613 int ehci_deregister(struct udevice *dev)
1614 {
1615 	struct ehci_ctrl *ctrl = dev_get_priv(dev);
1616 
1617 	ehci_shutdown(ctrl);
1618 
1619 	return 0;
1620 }
1621 
1622 struct dm_usb_ops ehci_usb_ops = {
1623 	.control = ehci_submit_control_msg,
1624 	.bulk = ehci_submit_bulk_msg,
1625 	.interrupt = ehci_submit_int_msg,
1626 };
1627 
1628 #endif
1629