xref: /openbmc/u-boot/drivers/usb/host/ehci-exynos.c (revision 16437a19)
1 /*
2  * SAMSUNG EXYNOS USB HOST EHCI Controller
3  *
4  * Copyright (C) 2012 Samsung Electronics Co.Ltd
5  *	Vivek Gautam <gautam.vivek@samsung.com>
6  *
7  * SPDX-License-Identifier:	GPL-2.0+
8  */
9 
10 #include <common.h>
11 #include <fdtdec.h>
12 #include <libfdt.h>
13 #include <malloc.h>
14 #include <usb.h>
15 #include <asm/arch/cpu.h>
16 #include <asm/arch/ehci.h>
17 #include <asm/arch/system.h>
18 #include <asm/arch/power.h>
19 #include <asm/gpio.h>
20 #include <asm-generic/errno.h>
21 #include <linux/compat.h>
22 #include "ehci.h"
23 
24 /* Declare global data pointer */
25 DECLARE_GLOBAL_DATA_PTR;
26 
27 /**
28  * Contains pointers to register base addresses
29  * for the usb controller.
30  */
31 struct exynos_ehci {
32 	struct exynos_usb_phy *usb;
33 	struct ehci_hccr *hcd;
34 	struct fdt_gpio_state vbus_gpio;
35 };
36 
37 static struct exynos_ehci exynos;
38 
39 #ifdef CONFIG_OF_CONTROL
40 static int exynos_usb_parse_dt(const void *blob, struct exynos_ehci *exynos)
41 {
42 	fdt_addr_t addr;
43 	unsigned int node;
44 	int depth;
45 
46 	node = fdtdec_next_compatible(blob, 0, COMPAT_SAMSUNG_EXYNOS_EHCI);
47 	if (node <= 0) {
48 		debug("EHCI: Can't get device node for ehci\n");
49 		return -ENODEV;
50 	}
51 
52 	/*
53 	 * Get the base address for EHCI controller from the device node
54 	 */
55 	addr = fdtdec_get_addr(blob, node, "reg");
56 	if (addr == FDT_ADDR_T_NONE) {
57 		debug("Can't get the EHCI register address\n");
58 		return -ENXIO;
59 	}
60 
61 	exynos->hcd = (struct ehci_hccr *)addr;
62 
63 	/* Vbus gpio */
64 	fdtdec_decode_gpio(blob, node, "samsung,vbus-gpio", &exynos->vbus_gpio);
65 
66 	depth = 0;
67 	node = fdtdec_next_compatible_subnode(blob, node,
68 					COMPAT_SAMSUNG_EXYNOS_USB_PHY, &depth);
69 	if (node <= 0) {
70 		debug("EHCI: Can't get device node for usb-phy controller\n");
71 		return -ENODEV;
72 	}
73 
74 	/*
75 	 * Get the base address for usbphy from the device node
76 	 */
77 	exynos->usb = (struct exynos_usb_phy *)fdtdec_get_addr(blob, node,
78 								"reg");
79 	if (exynos->usb == NULL) {
80 		debug("Can't get the usbphy register address\n");
81 		return -ENXIO;
82 	}
83 
84 	return 0;
85 }
86 #endif
87 
88 static void exynos5_setup_usb_phy(struct exynos_usb_phy *usb)
89 {
90 	u32 hsic_ctrl;
91 
92 	clrbits_le32(&usb->usbphyctrl0,
93 			HOST_CTRL0_FSEL_MASK |
94 			HOST_CTRL0_COMMONON_N |
95 			/* HOST Phy setting */
96 			HOST_CTRL0_PHYSWRST |
97 			HOST_CTRL0_PHYSWRSTALL |
98 			HOST_CTRL0_SIDDQ |
99 			HOST_CTRL0_FORCESUSPEND |
100 			HOST_CTRL0_FORCESLEEP);
101 
102 	setbits_le32(&usb->usbphyctrl0,
103 			/* Setting up the ref freq */
104 			(CLK_24MHZ << 16) |
105 			/* HOST Phy setting */
106 			HOST_CTRL0_LINKSWRST |
107 			HOST_CTRL0_UTMISWRST);
108 	udelay(10);
109 	clrbits_le32(&usb->usbphyctrl0,
110 			HOST_CTRL0_LINKSWRST |
111 			HOST_CTRL0_UTMISWRST);
112 
113 	/* HSIC Phy Setting */
114 	hsic_ctrl = (HSIC_CTRL_FORCESUSPEND |
115 			HSIC_CTRL_FORCESLEEP |
116 			HSIC_CTRL_SIDDQ);
117 
118 	clrbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
119 	clrbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
120 
121 	hsic_ctrl = (((HSIC_CTRL_REFCLKDIV_12 & HSIC_CTRL_REFCLKDIV_MASK)
122 				<< HSIC_CTRL_REFCLKDIV_SHIFT)
123 			| ((HSIC_CTRL_REFCLKSEL & HSIC_CTRL_REFCLKSEL_MASK)
124 				<< HSIC_CTRL_REFCLKSEL_SHIFT)
125 			| HSIC_CTRL_UTMISWRST);
126 
127 	setbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
128 	setbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
129 
130 	udelay(10);
131 
132 	clrbits_le32(&usb->hsicphyctrl1, HSIC_CTRL_PHYSWRST |
133 					HSIC_CTRL_UTMISWRST);
134 
135 	clrbits_le32(&usb->hsicphyctrl2, HSIC_CTRL_PHYSWRST |
136 					HSIC_CTRL_UTMISWRST);
137 
138 	udelay(20);
139 
140 	/* EHCI Ctrl setting */
141 	setbits_le32(&usb->ehcictrl,
142 			EHCICTRL_ENAINCRXALIGN |
143 			EHCICTRL_ENAINCR4 |
144 			EHCICTRL_ENAINCR8 |
145 			EHCICTRL_ENAINCR16);
146 }
147 
148 static void exynos4412_setup_usb_phy(struct exynos4412_usb_phy *usb)
149 {
150 	writel(CLK_24MHZ, &usb->usbphyclk);
151 
152 	clrbits_le32(&usb->usbphyctrl, (PHYPWR_NORMAL_MASK_HSIC0 |
153 		PHYPWR_NORMAL_MASK_HSIC1 | PHYPWR_NORMAL_MASK_PHY1 |
154 		PHYPWR_NORMAL_MASK_PHY0));
155 
156 	setbits_le32(&usb->usbphyrstcon, (RSTCON_HOSTPHY_SWRST | RSTCON_SWRST));
157 	udelay(10);
158 	clrbits_le32(&usb->usbphyrstcon, (RSTCON_HOSTPHY_SWRST | RSTCON_SWRST));
159 }
160 
161 static void setup_usb_phy(struct exynos_usb_phy *usb)
162 {
163 	set_usbhost_mode(USB20_PHY_CFG_HOST_LINK_EN);
164 
165 	set_usbhost_phy_ctrl(POWER_USB_HOST_PHY_CTRL_EN);
166 
167 	if (cpu_is_exynos5())
168 		exynos5_setup_usb_phy(usb);
169 	else if (cpu_is_exynos4())
170 		if (proid_is_exynos4412())
171 			exynos4412_setup_usb_phy((struct exynos4412_usb_phy *)
172 						 usb);
173 }
174 
175 static void exynos5_reset_usb_phy(struct exynos_usb_phy *usb)
176 {
177 	u32 hsic_ctrl;
178 
179 	/* HOST_PHY reset */
180 	setbits_le32(&usb->usbphyctrl0,
181 			HOST_CTRL0_PHYSWRST |
182 			HOST_CTRL0_PHYSWRSTALL |
183 			HOST_CTRL0_SIDDQ |
184 			HOST_CTRL0_FORCESUSPEND |
185 			HOST_CTRL0_FORCESLEEP);
186 
187 	/* HSIC Phy reset */
188 	hsic_ctrl = (HSIC_CTRL_FORCESUSPEND |
189 			HSIC_CTRL_FORCESLEEP |
190 			HSIC_CTRL_SIDDQ |
191 			HSIC_CTRL_PHYSWRST);
192 
193 	setbits_le32(&usb->hsicphyctrl1, hsic_ctrl);
194 	setbits_le32(&usb->hsicphyctrl2, hsic_ctrl);
195 }
196 
197 static void exynos4412_reset_usb_phy(struct exynos4412_usb_phy *usb)
198 {
199 	setbits_le32(&usb->usbphyctrl, (PHYPWR_NORMAL_MASK_HSIC0 |
200 		PHYPWR_NORMAL_MASK_HSIC1 | PHYPWR_NORMAL_MASK_PHY1 |
201 		PHYPWR_NORMAL_MASK_PHY0));
202 }
203 
204 /* Reset the EHCI host controller. */
205 static void reset_usb_phy(struct exynos_usb_phy *usb)
206 {
207 	if (cpu_is_exynos5())
208 		exynos5_reset_usb_phy(usb);
209 	else if (cpu_is_exynos4())
210 		if (proid_is_exynos4412())
211 			exynos4412_reset_usb_phy((struct exynos4412_usb_phy *)
212 						 usb);
213 
214 	set_usbhost_phy_ctrl(POWER_USB_HOST_PHY_CTRL_DISABLE);
215 }
216 
217 /*
218  * EHCI-initialization
219  * Create the appropriate control structures to manage
220  * a new EHCI host controller.
221  */
222 int ehci_hcd_init(int index, enum usb_init_type init,
223 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
224 {
225 	struct exynos_ehci *ctx = &exynos;
226 
227 #ifdef CONFIG_OF_CONTROL
228 	if (exynos_usb_parse_dt(gd->fdt_blob, ctx)) {
229 		debug("Unable to parse device tree for ehci-exynos\n");
230 		return -ENODEV;
231 	}
232 #else
233 	ctx->usb = (struct exynos_usb_phy *)samsung_get_base_usb_phy();
234 	ctx->hcd = (struct ehci_hccr *)samsung_get_base_usb_ehci();
235 #endif
236 
237 #ifdef CONFIG_OF_CONTROL
238 	/* setup the Vbus gpio here */
239 	if (fdt_gpio_isvalid(&ctx->vbus_gpio) &&
240 	    !fdtdec_setup_gpio(&ctx->vbus_gpio))
241 		gpio_direction_output(ctx->vbus_gpio.gpio, 1);
242 #endif
243 
244 	setup_usb_phy(ctx->usb);
245 
246 	board_usb_init(index, init);
247 
248 	*hccr = ctx->hcd;
249 	*hcor = (struct ehci_hcor *)((uint32_t) *hccr
250 				+ HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
251 
252 	debug("Exynos5-ehci: init hccr %x and hcor %x hc_length %d\n",
253 		(uint32_t)*hccr, (uint32_t)*hcor,
254 		(uint32_t)HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase)));
255 
256 	return 0;
257 }
258 
259 /*
260  * Destroy the appropriate control structures corresponding
261  * the EHCI host controller.
262  */
263 int ehci_hcd_stop(int index)
264 {
265 	struct exynos_ehci *ctx = &exynos;
266 
267 	reset_usb_phy(ctx->usb);
268 
269 	return 0;
270 }
271