xref: /openbmc/u-boot/drivers/spi/cadence_qspi.h (revision e8f80a5a)
1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
210e8bf88SStefan Roese /*
310e8bf88SStefan Roese  * Copyright (C) 2012
410e8bf88SStefan Roese  * Altera Corporation <www.altera.com>
510e8bf88SStefan Roese  */
610e8bf88SStefan Roese 
710e8bf88SStefan Roese #ifndef __CADENCE_QSPI_H__
810e8bf88SStefan Roese #define __CADENCE_QSPI_H__
910e8bf88SStefan Roese 
1010e8bf88SStefan Roese #define CQSPI_IS_ADDR(cmd_len)		(cmd_len > 1 ? 1 : 0)
1110e8bf88SStefan Roese 
1210e8bf88SStefan Roese #define CQSPI_NO_DECODER_MAX_CS		4
1310e8bf88SStefan Roese #define CQSPI_DECODER_MAX_CS		16
1410e8bf88SStefan Roese #define CQSPI_READ_CAPTURE_MAX_DELAY	16
1510e8bf88SStefan Roese 
1610e8bf88SStefan Roese struct cadence_spi_platdata {
1710e8bf88SStefan Roese 	unsigned int	max_hz;
1810e8bf88SStefan Roese 	void		*regbase;
1910e8bf88SStefan Roese 	void		*ahbbase;
2015a70a5dSJason Rush 	bool		is_decoded_cs;
2115a70a5dSJason Rush 	u32		fifo_depth;
2215a70a5dSJason Rush 	u32		fifo_width;
2315a70a5dSJason Rush 	u32		trigger_address;
2410e8bf88SStefan Roese 
2515a70a5dSJason Rush 	/* Flash parameters */
2610e8bf88SStefan Roese 	u32		page_size;
2710e8bf88SStefan Roese 	u32		block_size;
2810e8bf88SStefan Roese 	u32		tshsl_ns;
2910e8bf88SStefan Roese 	u32		tsd2d_ns;
3010e8bf88SStefan Roese 	u32		tchsh_ns;
3110e8bf88SStefan Roese 	u32		tslch_ns;
3210e8bf88SStefan Roese };
3310e8bf88SStefan Roese 
3410e8bf88SStefan Roese struct cadence_spi_priv {
3510e8bf88SStefan Roese 	void		*regbase;
3610e8bf88SStefan Roese 	void		*ahbbase;
3710e8bf88SStefan Roese 	size_t		cmd_len;
3810e8bf88SStefan Roese 	u8		cmd_buf[32];
3910e8bf88SStefan Roese 	size_t		data_len;
4010e8bf88SStefan Roese 
4110e8bf88SStefan Roese 	int		qspi_is_init;
4210e8bf88SStefan Roese 	unsigned int	qspi_calibrated_hz;
4310e8bf88SStefan Roese 	unsigned int	qspi_calibrated_cs;
4498fbd71dSChin Liang See 	unsigned int	previous_hz;
4510e8bf88SStefan Roese };
4610e8bf88SStefan Roese 
4710e8bf88SStefan Roese /* Functions call declaration */
4810e8bf88SStefan Roese void cadence_qspi_apb_controller_init(struct cadence_spi_platdata *plat);
4910e8bf88SStefan Roese void cadence_qspi_apb_controller_enable(void *reg_base_addr);
5010e8bf88SStefan Roese void cadence_qspi_apb_controller_disable(void *reg_base_addr);
5110e8bf88SStefan Roese 
5210e8bf88SStefan Roese int cadence_qspi_apb_command_read(void *reg_base_addr,
5310e8bf88SStefan Roese 	unsigned int cmdlen, const u8 *cmdbuf, unsigned int rxlen, u8 *rxbuf);
5410e8bf88SStefan Roese int cadence_qspi_apb_command_write(void *reg_base_addr,
5510e8bf88SStefan Roese 	unsigned int cmdlen, const u8 *cmdbuf,
5610e8bf88SStefan Roese 	unsigned int txlen,  const u8 *txbuf);
5710e8bf88SStefan Roese 
5810e8bf88SStefan Roese int cadence_qspi_apb_indirect_read_setup(struct cadence_spi_platdata *plat,
592372e14fSVignesh R 	unsigned int cmdlen, unsigned int rx_width, const u8 *cmdbuf);
6010e8bf88SStefan Roese int cadence_qspi_apb_indirect_read_execute(struct cadence_spi_platdata *plat,
6110e8bf88SStefan Roese 	unsigned int rxlen, u8 *rxbuf);
6210e8bf88SStefan Roese int cadence_qspi_apb_indirect_write_setup(struct cadence_spi_platdata *plat,
6310e8bf88SStefan Roese 	unsigned int cmdlen, const u8 *cmdbuf);
6410e8bf88SStefan Roese int cadence_qspi_apb_indirect_write_execute(struct cadence_spi_platdata *plat,
6510e8bf88SStefan Roese 	unsigned int txlen, const u8 *txbuf);
6610e8bf88SStefan Roese 
6710e8bf88SStefan Roese void cadence_qspi_apb_chipselect(void *reg_base,
6810e8bf88SStefan Roese 	unsigned int chip_select, unsigned int decoder_enable);
697d403f28SPhil Edworthy void cadence_qspi_apb_set_clk_mode(void *reg_base, uint mode);
7010e8bf88SStefan Roese void cadence_qspi_apb_config_baudrate_div(void *reg_base,
7110e8bf88SStefan Roese 	unsigned int ref_clk_hz, unsigned int sclk_hz);
7210e8bf88SStefan Roese void cadence_qspi_apb_delay(void *reg_base,
7310e8bf88SStefan Roese 	unsigned int ref_clk, unsigned int sclk_hz,
7410e8bf88SStefan Roese 	unsigned int tshsl_ns, unsigned int tsd2d_ns,
7510e8bf88SStefan Roese 	unsigned int tchsh_ns, unsigned int tslch_ns);
7610e8bf88SStefan Roese void cadence_qspi_apb_enter_xip(void *reg_base, char xip_dummy);
7710e8bf88SStefan Roese void cadence_qspi_apb_readdata_capture(void *reg_base,
7810e8bf88SStefan Roese 	unsigned int bypass, unsigned int delay);
7910e8bf88SStefan Roese 
8010e8bf88SStefan Roese #endif /* __CADENCE_QSPI_H__ */
81