xref: /openbmc/u-boot/drivers/sound/max98095.h (revision 522e0354)
1*e9f66f4fSSimon Glass /* SPDX-License-Identifier: GPL-2.0+ */
25febe8dbSRajeshwari Shinde /*
35febe8dbSRajeshwari Shinde  * max98095.h -- MAX98095 ALSA SoC Audio driver
45febe8dbSRajeshwari Shinde  *
55febe8dbSRajeshwari Shinde  * Copyright 2011 Maxim Integrated Products
65febe8dbSRajeshwari Shinde  */
75febe8dbSRajeshwari Shinde 
85febe8dbSRajeshwari Shinde #ifndef _MAX98095_H
95febe8dbSRajeshwari Shinde #define _MAX98095_H
105febe8dbSRajeshwari Shinde 
110ab6f0b3SSimon Glass #include "maxim_codec.h"
120ab6f0b3SSimon Glass 
136b40852dSDani Krishna Mohan /*  Available audio interface ports in wm8994 codec */
146b40852dSDani Krishna Mohan enum en_max_audio_interface {
156c986cfeSSimon Glass 	AIF1,
166b40852dSDani Krishna Mohan 	AIF2,
176b40852dSDani Krishna Mohan };
186b40852dSDani Krishna Mohan 
195febe8dbSRajeshwari Shinde /*
205febe8dbSRajeshwari Shinde  * MAX98095 Registers Definition
215febe8dbSRajeshwari Shinde  */
225febe8dbSRajeshwari Shinde 
235febe8dbSRajeshwari Shinde #define M98095_000_HOST_DATA		0x00
245febe8dbSRajeshwari Shinde #define M98095_001_HOST_INT_STS		0x01
255febe8dbSRajeshwari Shinde #define M98095_002_HOST_RSP_STS		0x02
265febe8dbSRajeshwari Shinde #define M98095_003_HOST_CMD_STS		0x03
275febe8dbSRajeshwari Shinde #define M98095_004_CODEC_STS		0x04
285febe8dbSRajeshwari Shinde #define M98095_005_DAI1_ALC_STS		0x05
295febe8dbSRajeshwari Shinde #define M98095_006_DAI2_ALC_STS		0x06
305febe8dbSRajeshwari Shinde #define M98095_007_JACK_AUTO_STS	0x07
315febe8dbSRajeshwari Shinde #define M98095_008_JACK_MANUAL_STS	0x08
325febe8dbSRajeshwari Shinde #define M98095_009_JACK_VBAT_STS	0x09
335febe8dbSRajeshwari Shinde #define M98095_00A_ACC_ADC_STS		0x0A
345febe8dbSRajeshwari Shinde #define M98095_00B_MIC_NG_AGC_STS	0x0B
355febe8dbSRajeshwari Shinde #define M98095_00C_SPK_L_VOLT_STS	0x0C
365febe8dbSRajeshwari Shinde #define M98095_00D_SPK_R_VOLT_STS	0x0D
375febe8dbSRajeshwari Shinde #define M98095_00E_TEMP_SENSOR_STS	0x0E
385febe8dbSRajeshwari Shinde #define M98095_00F_HOST_CFG		0x0F
395febe8dbSRajeshwari Shinde #define M98095_010_HOST_INT_CFG		0x10
405febe8dbSRajeshwari Shinde #define M98095_011_HOST_INT_EN		0x11
415febe8dbSRajeshwari Shinde #define M98095_012_CODEC_INT_EN		0x12
425febe8dbSRajeshwari Shinde #define M98095_013_JACK_INT_EN		0x13
435febe8dbSRajeshwari Shinde #define M98095_014_JACK_INT_EN		0x14
445febe8dbSRajeshwari Shinde #define M98095_015_DEC			0x15
455febe8dbSRajeshwari Shinde #define M98095_016_RESERVED		0x16
465febe8dbSRajeshwari Shinde #define M98095_017_RESERVED		0x17
475febe8dbSRajeshwari Shinde #define M98095_018_KEYCODE3		0x18
485febe8dbSRajeshwari Shinde #define M98095_019_KEYCODE2		0x19
495febe8dbSRajeshwari Shinde #define M98095_01A_KEYCODE1		0x1A
505febe8dbSRajeshwari Shinde #define M98095_01B_KEYCODE0		0x1B
515febe8dbSRajeshwari Shinde #define M98095_01C_OEMCODE1		0x1C
525febe8dbSRajeshwari Shinde #define M98095_01D_OEMCODE0		0x1D
535febe8dbSRajeshwari Shinde #define M98095_01E_XCFG1		0x1E
545febe8dbSRajeshwari Shinde #define M98095_01F_XCFG2		0x1F
555febe8dbSRajeshwari Shinde #define M98095_020_XCFG3		0x20
565febe8dbSRajeshwari Shinde #define M98095_021_XCFG4		0x21
575febe8dbSRajeshwari Shinde #define M98095_022_XCFG5		0x22
585febe8dbSRajeshwari Shinde #define M98095_023_XCFG6		0x23
595febe8dbSRajeshwari Shinde #define M98095_024_XGPIO		0x24
605febe8dbSRajeshwari Shinde #define M98095_025_XCLKCFG		0x25
615febe8dbSRajeshwari Shinde #define M98095_026_SYS_CLK		0x26
625febe8dbSRajeshwari Shinde #define M98095_027_DAI1_CLKMODE		0x27
635febe8dbSRajeshwari Shinde #define M98095_028_DAI1_CLKCFG_HI	0x28
645febe8dbSRajeshwari Shinde #define M98095_029_DAI1_CLKCFG_LO	0x29
655febe8dbSRajeshwari Shinde #define M98095_02A_DAI1_FORMAT		0x2A
665febe8dbSRajeshwari Shinde #define M98095_02B_DAI1_CLOCK		0x2B
675febe8dbSRajeshwari Shinde #define M98095_02C_DAI1_IOCFG		0x2C
685febe8dbSRajeshwari Shinde #define M98095_02D_DAI1_TDM		0x2D
695febe8dbSRajeshwari Shinde #define M98095_02E_DAI1_FILTERS		0x2E
705febe8dbSRajeshwari Shinde #define M98095_02F_DAI1_LVL1		0x2F
715febe8dbSRajeshwari Shinde #define M98095_030_DAI1_LVL2		0x30
725febe8dbSRajeshwari Shinde #define M98095_031_DAI2_CLKMODE		0x31
735febe8dbSRajeshwari Shinde #define M98095_032_DAI2_CLKCFG_HI	0x32
745febe8dbSRajeshwari Shinde #define M98095_033_DAI2_CLKCFG_LO	0x33
755febe8dbSRajeshwari Shinde #define M98095_034_DAI2_FORMAT		0x34
765febe8dbSRajeshwari Shinde #define M98095_035_DAI2_CLOCK		0x35
775febe8dbSRajeshwari Shinde #define M98095_036_DAI2_IOCFG		0x36
785febe8dbSRajeshwari Shinde #define M98095_037_DAI2_TDM		0x37
795febe8dbSRajeshwari Shinde #define M98095_038_DAI2_FILTERS		0x38
805febe8dbSRajeshwari Shinde #define M98095_039_DAI2_LVL1		0x39
815febe8dbSRajeshwari Shinde #define M98095_03A_DAI2_LVL2		0x3A
825febe8dbSRajeshwari Shinde #define M98095_03B_DAI3_CLKMODE		0x3B
835febe8dbSRajeshwari Shinde #define M98095_03C_DAI3_CLKCFG_HI	0x3C
845febe8dbSRajeshwari Shinde #define M98095_03D_DAI3_CLKCFG_LO	0x3D
855febe8dbSRajeshwari Shinde #define M98095_03E_DAI3_FORMAT		0x3E
865febe8dbSRajeshwari Shinde #define M98095_03F_DAI3_CLOCK		0x3F
875febe8dbSRajeshwari Shinde #define M98095_040_DAI3_IOCFG		0x40
885febe8dbSRajeshwari Shinde #define M98095_041_DAI3_TDM		0x41
895febe8dbSRajeshwari Shinde #define M98095_042_DAI3_FILTERS		0x42
905febe8dbSRajeshwari Shinde #define M98095_043_DAI3_LVL1		0x43
915febe8dbSRajeshwari Shinde #define M98095_044_DAI3_LVL2		0x44
925febe8dbSRajeshwari Shinde #define M98095_045_CFG_DSP		0x45
935febe8dbSRajeshwari Shinde #define M98095_046_DAC_CTRL1		0x46
945febe8dbSRajeshwari Shinde #define M98095_047_DAC_CTRL2		0x47
955febe8dbSRajeshwari Shinde #define M98095_048_MIX_DAC_LR		0x48
965febe8dbSRajeshwari Shinde #define M98095_049_MIX_DAC_M		0x49
975febe8dbSRajeshwari Shinde #define M98095_04A_MIX_ADC_LEFT		0x4A
985febe8dbSRajeshwari Shinde #define M98095_04B_MIX_ADC_RIGHT	0x4B
995febe8dbSRajeshwari Shinde #define M98095_04C_MIX_HP_LEFT		0x4C
1005febe8dbSRajeshwari Shinde #define M98095_04D_MIX_HP_RIGHT		0x4D
1015febe8dbSRajeshwari Shinde #define M98095_04E_CFG_HP		0x4E
1025febe8dbSRajeshwari Shinde #define M98095_04F_MIX_RCV		0x4F
1035febe8dbSRajeshwari Shinde #define M98095_050_MIX_SPK_LEFT		0x50
1045febe8dbSRajeshwari Shinde #define M98095_051_MIX_SPK_RIGHT	0x51
1055febe8dbSRajeshwari Shinde #define M98095_052_MIX_SPK_CFG		0x52
1065febe8dbSRajeshwari Shinde #define M98095_053_MIX_LINEOUT1		0x53
1075febe8dbSRajeshwari Shinde #define M98095_054_MIX_LINEOUT2		0x54
1085febe8dbSRajeshwari Shinde #define M98095_055_MIX_LINEOUT_CFG	0x55
1095febe8dbSRajeshwari Shinde #define M98095_056_LVL_SIDETONE_DAI12	0x56
1105febe8dbSRajeshwari Shinde #define M98095_057_LVL_SIDETONE_DAI3	0x57
1115febe8dbSRajeshwari Shinde #define M98095_058_LVL_DAI1_PLAY	0x58
1125febe8dbSRajeshwari Shinde #define M98095_059_LVL_DAI1_EQ		0x59
1135febe8dbSRajeshwari Shinde #define M98095_05A_LVL_DAI2_PLAY	0x5A
1145febe8dbSRajeshwari Shinde #define M98095_05B_LVL_DAI2_EQ		0x5B
1155febe8dbSRajeshwari Shinde #define M98095_05C_LVL_DAI3_PLAY	0x5C
1165febe8dbSRajeshwari Shinde #define M98095_05D_LVL_ADC_L		0x5D
1175febe8dbSRajeshwari Shinde #define M98095_05E_LVL_ADC_R		0x5E
1185febe8dbSRajeshwari Shinde #define M98095_05F_LVL_MIC1		0x5F
1195febe8dbSRajeshwari Shinde #define M98095_060_LVL_MIC2		0x60
1205febe8dbSRajeshwari Shinde #define M98095_061_LVL_LINEIN		0x61
1215febe8dbSRajeshwari Shinde #define M98095_062_LVL_LINEOUT1		0x62
1225febe8dbSRajeshwari Shinde #define M98095_063_LVL_LINEOUT2		0x63
1235febe8dbSRajeshwari Shinde #define M98095_064_LVL_HP_L		0x64
1245febe8dbSRajeshwari Shinde #define M98095_065_LVL_HP_R		0x65
1255febe8dbSRajeshwari Shinde #define M98095_066_LVL_RCV		0x66
1265febe8dbSRajeshwari Shinde #define M98095_067_LVL_SPK_L		0x67
1275febe8dbSRajeshwari Shinde #define M98095_068_LVL_SPK_R		0x68
1285febe8dbSRajeshwari Shinde #define M98095_069_MICAGC_CFG		0x69
1295febe8dbSRajeshwari Shinde #define M98095_06A_MICAGC_THRESH	0x6A
1305febe8dbSRajeshwari Shinde #define M98095_06B_SPK_NOISEGATE	0x6B
1315febe8dbSRajeshwari Shinde #define M98095_06C_DAI1_ALC1_TIME	0x6C
1325febe8dbSRajeshwari Shinde #define M98095_06D_DAI1_ALC1_COMP	0x6D
1335febe8dbSRajeshwari Shinde #define M98095_06E_DAI1_ALC1_EXPN	0x6E
1345febe8dbSRajeshwari Shinde #define M98095_06F_DAI1_ALC1_GAIN	0x6F
1355febe8dbSRajeshwari Shinde #define M98095_070_DAI1_ALC2_TIME	0x70
1365febe8dbSRajeshwari Shinde #define M98095_071_DAI1_ALC2_COMP	0x71
1375febe8dbSRajeshwari Shinde #define M98095_072_DAI1_ALC2_EXPN	0x72
1385febe8dbSRajeshwari Shinde #define M98095_073_DAI1_ALC2_GAIN	0x73
1395febe8dbSRajeshwari Shinde #define M98095_074_DAI1_ALC3_TIME	0x74
1405febe8dbSRajeshwari Shinde #define M98095_075_DAI1_ALC3_COMP	0x75
1415febe8dbSRajeshwari Shinde #define M98095_076_DAI1_ALC3_EXPN	0x76
1425febe8dbSRajeshwari Shinde #define M98095_077_DAI1_ALC3_GAIN	0x77
1435febe8dbSRajeshwari Shinde #define M98095_078_DAI2_ALC1_TIME	0x78
1445febe8dbSRajeshwari Shinde #define M98095_079_DAI2_ALC1_COMP	0x79
1455febe8dbSRajeshwari Shinde #define M98095_07A_DAI2_ALC1_EXPN	0x7A
1465febe8dbSRajeshwari Shinde #define M98095_07B_DAI2_ALC1_GAIN	0x7B
1475febe8dbSRajeshwari Shinde #define M98095_07C_DAI2_ALC2_TIME	0x7C
1485febe8dbSRajeshwari Shinde #define M98095_07D_DAI2_ALC2_COMP	0x7D
1495febe8dbSRajeshwari Shinde #define M98095_07E_DAI2_ALC2_EXPN	0x7E
1505febe8dbSRajeshwari Shinde #define M98095_07F_DAI2_ALC2_GAIN	0x7F
1515febe8dbSRajeshwari Shinde #define M98095_080_DAI2_ALC3_TIME	0x80
1525febe8dbSRajeshwari Shinde #define M98095_081_DAI2_ALC3_COMP	0x81
1535febe8dbSRajeshwari Shinde #define M98095_082_DAI2_ALC3_EXPN	0x82
1545febe8dbSRajeshwari Shinde #define M98095_083_DAI2_ALC3_GAIN	0x83
1555febe8dbSRajeshwari Shinde #define M98095_084_HP_NOISE_GATE	0x84
1565febe8dbSRajeshwari Shinde #define M98095_085_AUX_ADC		0x85
1575febe8dbSRajeshwari Shinde #define M98095_086_CFG_LINE		0x86
1585febe8dbSRajeshwari Shinde #define M98095_087_CFG_MIC		0x87
1595febe8dbSRajeshwari Shinde #define M98095_088_CFG_LEVEL		0x88
1605febe8dbSRajeshwari Shinde #define M98095_089_JACK_DET_AUTO	0x89
1615febe8dbSRajeshwari Shinde #define M98095_08A_JACK_DET_MANUAL	0x8A
1625febe8dbSRajeshwari Shinde #define M98095_08B_JACK_KEYSCAN_DBC	0x8B
1635febe8dbSRajeshwari Shinde #define M98095_08C_JACK_KEYSCAN_DLY	0x8C
1645febe8dbSRajeshwari Shinde #define M98095_08D_JACK_KEY_THRESH	0x8D
1655febe8dbSRajeshwari Shinde #define M98095_08E_JACK_DC_SLEW		0x8E
1665febe8dbSRajeshwari Shinde #define M98095_08F_JACK_TEST_CFG	0x8F
1675febe8dbSRajeshwari Shinde #define M98095_090_PWR_EN_IN		0x90
1685febe8dbSRajeshwari Shinde #define M98095_091_PWR_EN_OUT		0x91
1695febe8dbSRajeshwari Shinde #define M98095_092_PWR_EN_OUT		0x92
1705febe8dbSRajeshwari Shinde #define M98095_093_BIAS_CTRL		0x93
1715febe8dbSRajeshwari Shinde #define M98095_094_PWR_DAC_21		0x94
1725febe8dbSRajeshwari Shinde #define M98095_095_PWR_DAC_03		0x95
1735febe8dbSRajeshwari Shinde #define M98095_096_PWR_DAC_CK		0x96
1745febe8dbSRajeshwari Shinde #define M98095_097_PWR_SYS		0x97
1755febe8dbSRajeshwari Shinde 
1765febe8dbSRajeshwari Shinde #define M98095_0FF_REV_ID		0xFF
1775febe8dbSRajeshwari Shinde 
1785febe8dbSRajeshwari Shinde #define M98095_REG_CNT			(0xFF+1)
1795febe8dbSRajeshwari Shinde #define M98095_REG_MAX_CACHED		0X97
1805febe8dbSRajeshwari Shinde 
1815febe8dbSRajeshwari Shinde /* MAX98095 Registers Bit Fields */
1825febe8dbSRajeshwari Shinde 
1835febe8dbSRajeshwari Shinde /* M98095_00F_HOST_CFG */
1845febe8dbSRajeshwari Shinde #define M98095_SEG			(1<<0)
1855febe8dbSRajeshwari Shinde #define M98095_XTEN			(1<<1)
1865febe8dbSRajeshwari Shinde #define M98095_MDLLEN			(1<<2)
1875febe8dbSRajeshwari Shinde 
1885febe8dbSRajeshwari Shinde /* M98095_027_DAI1_CLKMODE, M98095_031_DAI2_CLKMODE, M98095_03B_DAI3_CLKMODE */
1895febe8dbSRajeshwari Shinde #define M98095_CLKMODE_MASK		0xFF
1905febe8dbSRajeshwari Shinde 
1915febe8dbSRajeshwari Shinde /* M98095_02A_DAI1_FORMAT, M98095_034_DAI2_FORMAT, M98095_03E_DAI3_FORMAT */
1925febe8dbSRajeshwari Shinde #define M98095_DAI_MAS			(1<<7)
1935febe8dbSRajeshwari Shinde #define M98095_DAI_WCI			(1<<6)
1945febe8dbSRajeshwari Shinde #define M98095_DAI_BCI			(1<<5)
1955febe8dbSRajeshwari Shinde #define M98095_DAI_DLY			(1<<4)
1965febe8dbSRajeshwari Shinde #define M98095_DAI_TDM			(1<<2)
1975febe8dbSRajeshwari Shinde #define M98095_DAI_FSW			(1<<1)
1985febe8dbSRajeshwari Shinde #define M98095_DAI_WS			(1<<0)
1995febe8dbSRajeshwari Shinde 
2005febe8dbSRajeshwari Shinde /* M98095_02B_DAI1_CLOCK, M98095_035_DAI2_CLOCK, M98095_03F_DAI3_CLOCK */
2015febe8dbSRajeshwari Shinde #define M98095_DAI_BSEL64		(1<<0)
2025febe8dbSRajeshwari Shinde #define M98095_DAI_DOSR_DIV2		(0<<5)
2035febe8dbSRajeshwari Shinde #define M98095_DAI_DOSR_DIV4		(1<<5)
2045febe8dbSRajeshwari Shinde 
2055febe8dbSRajeshwari Shinde /* M98095_02C_DAI1_IOCFG, M98095_036_DAI2_IOCFG, M98095_040_DAI3_IOCFG */
2065febe8dbSRajeshwari Shinde #define M98095_S1NORMAL			(1<<6)
2075febe8dbSRajeshwari Shinde #define M98095_S2NORMAL			(2<<6)
2085febe8dbSRajeshwari Shinde #define M98095_S3NORMAL			(3<<6)
2095febe8dbSRajeshwari Shinde #define M98095_SDATA			(3<<0)
2105febe8dbSRajeshwari Shinde 
2115febe8dbSRajeshwari Shinde /* M98095_02E_DAI1_FILTERS, M98095_038_DAI2_FILTERS, M98095_042_DAI3_FILTERS */
2125febe8dbSRajeshwari Shinde #define M98095_DAI_DHF			(1<<3)
2135febe8dbSRajeshwari Shinde 
2145febe8dbSRajeshwari Shinde /* M98095_045_DSP_CFG */
2155febe8dbSRajeshwari Shinde #define M98095_DSPNORMAL		(5<<4)
2165febe8dbSRajeshwari Shinde 
2175febe8dbSRajeshwari Shinde /* M98095_048_MIX_DAC_LR */
2185febe8dbSRajeshwari Shinde #define M98095_DAI1L_TO_DACR		(1<<7)
2195febe8dbSRajeshwari Shinde #define M98095_DAI1R_TO_DACR		(1<<6)
2205febe8dbSRajeshwari Shinde #define M98095_DAI2M_TO_DACR		(1<<5)
2215febe8dbSRajeshwari Shinde #define M98095_DAI1L_TO_DACL		(1<<3)
2225febe8dbSRajeshwari Shinde #define M98095_DAI1R_TO_DACL		(1<<2)
2235febe8dbSRajeshwari Shinde #define M98095_DAI2M_TO_DACL		(1<<1)
2245febe8dbSRajeshwari Shinde #define M98095_DAI3M_TO_DACL		(1<<0)
2255febe8dbSRajeshwari Shinde 
2265febe8dbSRajeshwari Shinde /* M98095_049_MIX_DAC_M */
2275febe8dbSRajeshwari Shinde #define M98095_DAI1L_TO_DACM		(1<<3)
2285febe8dbSRajeshwari Shinde #define M98095_DAI1R_TO_DACM		(1<<2)
2295febe8dbSRajeshwari Shinde #define M98095_DAI2M_TO_DACM		(1<<1)
2305febe8dbSRajeshwari Shinde #define M98095_DAI3M_TO_DACM		(1<<0)
2315febe8dbSRajeshwari Shinde 
2325febe8dbSRajeshwari Shinde /* M98095_04E_MIX_HP_CFG */
2335febe8dbSRajeshwari Shinde #define M98095_HPNORMAL			(3<<4)
2345febe8dbSRajeshwari Shinde 
2355febe8dbSRajeshwari Shinde /* M98095_05F_LVL_MIC1, M98095_060_LVL_MIC2 */
2365febe8dbSRajeshwari Shinde #define M98095_MICPRE_MASK		(3<<5)
2375febe8dbSRajeshwari Shinde #define M98095_MICPRE_SHIFT		5
2385febe8dbSRajeshwari Shinde 
2395febe8dbSRajeshwari Shinde /* M98095_064_LVL_HP_L, M98095_065_LVL_HP_R */
2405febe8dbSRajeshwari Shinde #define M98095_HP_MUTE			(1<<7)
2415febe8dbSRajeshwari Shinde 
2425febe8dbSRajeshwari Shinde /* M98095_066_LVL_RCV */
2435febe8dbSRajeshwari Shinde #define M98095_REC_MUTE			(1<<7)
2445febe8dbSRajeshwari Shinde 
2455febe8dbSRajeshwari Shinde /* M98095_067_LVL_SPK_L, M98095_068_LVL_SPK_R */
2465febe8dbSRajeshwari Shinde #define M98095_SP_MUTE			(1<<7)
2475febe8dbSRajeshwari Shinde 
2485febe8dbSRajeshwari Shinde /* M98095_087_CFG_MIC */
2495febe8dbSRajeshwari Shinde #define M98095_MICSEL_MASK		(3<<0)
2505febe8dbSRajeshwari Shinde #define M98095_DIGMIC_L			(1<<2)
2515febe8dbSRajeshwari Shinde #define M98095_DIGMIC_R			(1<<3)
2525febe8dbSRajeshwari Shinde #define M98095_DIGMIC2L			(1<<4)
2535febe8dbSRajeshwari Shinde #define M98095_DIGMIC2R			(1<<5)
2545febe8dbSRajeshwari Shinde 
2555febe8dbSRajeshwari Shinde /* M98095_088_CFG_LEVEL */
2565febe8dbSRajeshwari Shinde #define M98095_VSEN			(1<<6)
2575febe8dbSRajeshwari Shinde #define M98095_ZDEN			(1<<5)
2585febe8dbSRajeshwari Shinde #define M98095_BQ2EN			(1<<3)
2595febe8dbSRajeshwari Shinde #define M98095_BQ1EN			(1<<2)
2605febe8dbSRajeshwari Shinde #define M98095_EQ2EN			(1<<1)
2615febe8dbSRajeshwari Shinde #define M98095_EQ1EN			(1<<0)
2625febe8dbSRajeshwari Shinde 
2635febe8dbSRajeshwari Shinde /* M98095_090_PWR_EN_IN */
2645febe8dbSRajeshwari Shinde #define M98095_INEN			(1<<7)
2655febe8dbSRajeshwari Shinde #define M98095_MB2EN			(1<<3)
2665febe8dbSRajeshwari Shinde #define M98095_MB1EN			(1<<2)
2675febe8dbSRajeshwari Shinde #define M98095_MBEN			(3<<2)
2685febe8dbSRajeshwari Shinde #define M98095_ADREN			(1<<1)
2695febe8dbSRajeshwari Shinde #define M98095_ADLEN			(1<<0)
2705febe8dbSRajeshwari Shinde 
2715febe8dbSRajeshwari Shinde /* M98095_091_PWR_EN_OUT */
2725febe8dbSRajeshwari Shinde #define M98095_HPLEN			(1<<7)
2735febe8dbSRajeshwari Shinde #define M98095_HPREN			(1<<6)
2745febe8dbSRajeshwari Shinde #define M98095_SPLEN			(1<<5)
2755febe8dbSRajeshwari Shinde #define M98095_SPREN			(1<<4)
2765febe8dbSRajeshwari Shinde #define M98095_RECEN			(1<<3)
2775febe8dbSRajeshwari Shinde #define M98095_DALEN			(1<<1)
2785febe8dbSRajeshwari Shinde #define M98095_DAREN			(1<<0)
2795febe8dbSRajeshwari Shinde 
2805febe8dbSRajeshwari Shinde /* M98095_092_PWR_EN_OUT */
2815febe8dbSRajeshwari Shinde #define M98095_SPK_FIXEDSPECTRUM	(0<<4)
2825febe8dbSRajeshwari Shinde #define M98095_SPK_SPREADSPECTRUM	(1<<4)
2835febe8dbSRajeshwari Shinde 
2845febe8dbSRajeshwari Shinde /* M98095_097_PWR_SYS */
2855febe8dbSRajeshwari Shinde #define M98095_SHDNRUN			(1<<7)
2865febe8dbSRajeshwari Shinde #define M98095_PERFMODE			(1<<3)
2875febe8dbSRajeshwari Shinde #define M98095_HPPLYBACK		(1<<2)
2885febe8dbSRajeshwari Shinde #define M98095_PWRSV8K			(1<<1)
2895febe8dbSRajeshwari Shinde #define M98095_PWRSV			(1<<0)
2905febe8dbSRajeshwari Shinde 
2915febe8dbSRajeshwari Shinde #define M98095_COEFS_PER_BAND		5
2925febe8dbSRajeshwari Shinde 
2935febe8dbSRajeshwari Shinde /* Equalizer filter coefficients */
2945febe8dbSRajeshwari Shinde #define M98095_110_DAI1_EQ_BASE		0x10
2955febe8dbSRajeshwari Shinde #define M98095_142_DAI2_EQ_BASE		0x42
2965febe8dbSRajeshwari Shinde 
2975febe8dbSRajeshwari Shinde /* Biquad filter coefficients */
2985febe8dbSRajeshwari Shinde #define M98095_174_DAI1_BQ_BASE		0x74
2995febe8dbSRajeshwari Shinde #define M98095_17E_DAI2_BQ_BASE		0x7E
3005febe8dbSRajeshwari Shinde 
3015febe8dbSRajeshwari Shinde /* function prototype */
3025febe8dbSRajeshwari Shinde 
3035febe8dbSRajeshwari Shinde /*
3045febe8dbSRajeshwari Shinde  * intialise max98095 sound codec device for the given configuration
3055febe8dbSRajeshwari Shinde  *
3065febe8dbSRajeshwari Shinde  * @param blob			FDT node for codec values
3075febe8dbSRajeshwari Shinde  * @param sampling_rate		Sampling rate (Hz)
3085febe8dbSRajeshwari Shinde  * @param mclk_freq		MCLK Frequency (Hz)
3095febe8dbSRajeshwari Shinde  * @param bits_per_sample	bits per Sample (must be 16 or 24)
3105febe8dbSRajeshwari Shinde  *
3115febe8dbSRajeshwari Shinde  * @returns -1 for error and 0 Success.
3125febe8dbSRajeshwari Shinde  */
3136b40852dSDani Krishna Mohan int max98095_init(const void *blob, enum en_max_audio_interface aif_id,
3146b40852dSDani Krishna Mohan 		  int sampling_rate, int mclk_freq, int bits_per_sample);
3155febe8dbSRajeshwari Shinde 
3165febe8dbSRajeshwari Shinde #endif
317