xref: /openbmc/u-boot/drivers/serial/serial_zynq.c (revision a2425e62)
1194846f3SMichal Simek /*
2194846f3SMichal Simek  * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
3194846f3SMichal Simek  * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
4194846f3SMichal Simek  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6194846f3SMichal Simek  */
7194846f3SMichal Simek 
8194846f3SMichal Simek #include <common.h>
9c9416b92SMichal Simek #include <fdtdec.h>
10194846f3SMichal Simek #include <watchdog.h>
11194846f3SMichal Simek #include <asm/io.h>
12194846f3SMichal Simek #include <linux/compiler.h>
13194846f3SMichal Simek #include <serial.h>
1419605e2eSSoren Brinkmann #include <asm/arch/clk.h>
15bf834950SMichal Simek #include <asm/arch/hardware.h>
16194846f3SMichal Simek 
17c9416b92SMichal Simek DECLARE_GLOBAL_DATA_PTR;
18c9416b92SMichal Simek 
19194846f3SMichal Simek #define ZYNQ_UART_SR_TXFULL	0x00000010 /* TX FIFO full */
20194846f3SMichal Simek #define ZYNQ_UART_SR_RXEMPTY	0x00000002 /* RX FIFO empty */
21194846f3SMichal Simek 
22194846f3SMichal Simek #define ZYNQ_UART_CR_TX_EN	0x00000010 /* TX enabled */
23194846f3SMichal Simek #define ZYNQ_UART_CR_RX_EN	0x00000004 /* RX enabled */
24194846f3SMichal Simek #define ZYNQ_UART_CR_TXRST	0x00000002 /* TX logic reset */
25194846f3SMichal Simek #define ZYNQ_UART_CR_RXRST	0x00000001 /* RX logic reset */
26194846f3SMichal Simek 
27194846f3SMichal Simek #define ZYNQ_UART_MR_PARITY_NONE	0x00000020  /* No parity mode */
28194846f3SMichal Simek 
29194846f3SMichal Simek struct uart_zynq {
30*a2425e62SMichal Simek 	u32 control; /* 0x0 - Control Register [8:0] */
31*a2425e62SMichal Simek 	u32 mode; /* 0x4 - Mode Register [10:0] */
32194846f3SMichal Simek 	u32 reserved1[4];
33*a2425e62SMichal Simek 	u32 baud_rate_gen; /* 0x18 - Baud Rate Generator [15:0] */
34194846f3SMichal Simek 	u32 reserved2[4];
35*a2425e62SMichal Simek 	u32 channel_sts; /* 0x2c - Channel Status [11:0] */
36*a2425e62SMichal Simek 	u32 tx_rx_fifo; /* 0x30 - FIFO [15:0] or [7:0] */
37*a2425e62SMichal Simek 	u32 baud_rate_divider; /* 0x34 - Baud Rate Divider [7:0] */
38194846f3SMichal Simek };
39194846f3SMichal Simek 
40194846f3SMichal Simek static struct uart_zynq *uart_zynq_ports[2] = {
41bf834950SMichal Simek 	[0] = (struct uart_zynq *)ZYNQ_SERIAL_BASEADDR0,
42bf834950SMichal Simek 	[1] = (struct uart_zynq *)ZYNQ_SERIAL_BASEADDR1,
43194846f3SMichal Simek };
44194846f3SMichal Simek 
45194846f3SMichal Simek /* Set up the baud rate in gd struct */
46194846f3SMichal Simek static void uart_zynq_serial_setbrg(const int port)
47194846f3SMichal Simek {
48194846f3SMichal Simek 	/* Calculation results. */
49194846f3SMichal Simek 	unsigned int calc_bauderror, bdiv, bgen;
50194846f3SMichal Simek 	unsigned long calc_baud = 0;
5112c9e7d6SMichal Simek 	unsigned long baud = gd->baudrate;
5219605e2eSSoren Brinkmann 	unsigned long clock = get_uart_clk(port);
53194846f3SMichal Simek 	struct uart_zynq *regs = uart_zynq_ports[port];
54194846f3SMichal Simek 
55194846f3SMichal Simek 	/*                master clock
56194846f3SMichal Simek 	 * Baud rate = ------------------
57194846f3SMichal Simek 	 *              bgen * (bdiv + 1)
58194846f3SMichal Simek 	 *
59194846f3SMichal Simek 	 * Find acceptable values for baud generation.
60194846f3SMichal Simek 	 */
61194846f3SMichal Simek 	for (bdiv = 4; bdiv < 255; bdiv++) {
62194846f3SMichal Simek 		bgen = clock / (baud * (bdiv + 1));
63194846f3SMichal Simek 		if (bgen < 2 || bgen > 65535)
64194846f3SMichal Simek 			continue;
65194846f3SMichal Simek 
66194846f3SMichal Simek 		calc_baud = clock / (bgen * (bdiv + 1));
67194846f3SMichal Simek 
68194846f3SMichal Simek 		/*
69194846f3SMichal Simek 		 * Use first calculated baudrate with
70194846f3SMichal Simek 		 * an acceptable (<3%) error
71194846f3SMichal Simek 		 */
72194846f3SMichal Simek 		if (baud > calc_baud)
73194846f3SMichal Simek 			calc_bauderror = baud - calc_baud;
74194846f3SMichal Simek 		else
75194846f3SMichal Simek 			calc_bauderror = calc_baud - baud;
76194846f3SMichal Simek 		if (((calc_bauderror * 100) / baud) < 3)
77194846f3SMichal Simek 			break;
78194846f3SMichal Simek 	}
79194846f3SMichal Simek 
80194846f3SMichal Simek 	writel(bdiv, &regs->baud_rate_divider);
81194846f3SMichal Simek 	writel(bgen, &regs->baud_rate_gen);
82194846f3SMichal Simek }
83194846f3SMichal Simek 
84194846f3SMichal Simek /* Initialize the UART, with...some settings. */
85194846f3SMichal Simek static int uart_zynq_serial_init(const int port)
86194846f3SMichal Simek {
87194846f3SMichal Simek 	struct uart_zynq *regs = uart_zynq_ports[port];
88194846f3SMichal Simek 
89194846f3SMichal Simek 	if (!regs)
90194846f3SMichal Simek 		return -1;
91194846f3SMichal Simek 
92194846f3SMichal Simek 	/* RX/TX enabled & reset */
93194846f3SMichal Simek 	writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \
94194846f3SMichal Simek 					ZYNQ_UART_CR_RXRST, &regs->control);
95194846f3SMichal Simek 	writel(ZYNQ_UART_MR_PARITY_NONE, &regs->mode); /* 8 bit, no parity */
96194846f3SMichal Simek 	uart_zynq_serial_setbrg(port);
97194846f3SMichal Simek 
98194846f3SMichal Simek 	return 0;
99194846f3SMichal Simek }
100194846f3SMichal Simek 
101194846f3SMichal Simek static void uart_zynq_serial_putc(const char c, const int port)
102194846f3SMichal Simek {
103194846f3SMichal Simek 	struct uart_zynq *regs = uart_zynq_ports[port];
104194846f3SMichal Simek 
105194846f3SMichal Simek 	while ((readl(&regs->channel_sts) & ZYNQ_UART_SR_TXFULL) != 0)
106194846f3SMichal Simek 		WATCHDOG_RESET();
107194846f3SMichal Simek 
108194846f3SMichal Simek 	if (c == '\n') {
109194846f3SMichal Simek 		writel('\r', &regs->tx_rx_fifo);
110194846f3SMichal Simek 		while ((readl(&regs->channel_sts) & ZYNQ_UART_SR_TXFULL) != 0)
111194846f3SMichal Simek 			WATCHDOG_RESET();
112194846f3SMichal Simek 	}
113194846f3SMichal Simek 	writel(c, &regs->tx_rx_fifo);
114194846f3SMichal Simek }
115194846f3SMichal Simek 
116194846f3SMichal Simek static void uart_zynq_serial_puts(const char *s, const int port)
117194846f3SMichal Simek {
118194846f3SMichal Simek 	while (*s)
119194846f3SMichal Simek 		uart_zynq_serial_putc(*s++, port);
120194846f3SMichal Simek }
121194846f3SMichal Simek 
122194846f3SMichal Simek static int uart_zynq_serial_tstc(const int port)
123194846f3SMichal Simek {
124194846f3SMichal Simek 	struct uart_zynq *regs = uart_zynq_ports[port];
125194846f3SMichal Simek 
126194846f3SMichal Simek 	return (readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY) == 0;
127194846f3SMichal Simek }
128194846f3SMichal Simek 
129194846f3SMichal Simek static int uart_zynq_serial_getc(const int port)
130194846f3SMichal Simek {
131194846f3SMichal Simek 	struct uart_zynq *regs = uart_zynq_ports[port];
132194846f3SMichal Simek 
133194846f3SMichal Simek 	while (!uart_zynq_serial_tstc(port))
134194846f3SMichal Simek 		WATCHDOG_RESET();
135194846f3SMichal Simek 	return readl(&regs->tx_rx_fifo);
136194846f3SMichal Simek }
137194846f3SMichal Simek 
138194846f3SMichal Simek /* Multi serial device functions */
139194846f3SMichal Simek #define DECLARE_PSSERIAL_FUNCTIONS(port) \
1406c4da359SMichal Simek 	static int uart_zynq##port##_init(void) \
141194846f3SMichal Simek 				{ return uart_zynq_serial_init(port); } \
1426c4da359SMichal Simek 	static void uart_zynq##port##_setbrg(void) \
143194846f3SMichal Simek 				{ return uart_zynq_serial_setbrg(port); } \
1446c4da359SMichal Simek 	static int uart_zynq##port##_getc(void) \
145194846f3SMichal Simek 				{ return uart_zynq_serial_getc(port); } \
1466c4da359SMichal Simek 	static int uart_zynq##port##_tstc(void) \
147194846f3SMichal Simek 				{ return uart_zynq_serial_tstc(port); } \
1486c4da359SMichal Simek 	static void uart_zynq##port##_putc(const char c) \
149194846f3SMichal Simek 				{ uart_zynq_serial_putc(c, port); } \
1506c4da359SMichal Simek 	static void uart_zynq##port##_puts(const char *s) \
151194846f3SMichal Simek 				{ uart_zynq_serial_puts(s, port); }
152194846f3SMichal Simek 
153194846f3SMichal Simek /* Serial device descriptor */
154194846f3SMichal Simek #define INIT_PSSERIAL_STRUCTURE(port, __name) {	\
155194846f3SMichal Simek 	  .name   = __name,			\
15689143fb3SMarek Vasut 	  .start  = uart_zynq##port##_init,	\
15789143fb3SMarek Vasut 	  .stop   = NULL,			\
158194846f3SMichal Simek 	  .setbrg = uart_zynq##port##_setbrg,	\
159194846f3SMichal Simek 	  .getc   = uart_zynq##port##_getc,	\
160194846f3SMichal Simek 	  .tstc   = uart_zynq##port##_tstc,	\
161194846f3SMichal Simek 	  .putc   = uart_zynq##port##_putc,	\
162194846f3SMichal Simek 	  .puts   = uart_zynq##port##_puts,	\
163194846f3SMichal Simek }
164194846f3SMichal Simek 
165194846f3SMichal Simek DECLARE_PSSERIAL_FUNCTIONS(0);
1666c4da359SMichal Simek static struct serial_device uart_zynq_serial0_device =
167194846f3SMichal Simek 	INIT_PSSERIAL_STRUCTURE(0, "ttyPS0");
168194846f3SMichal Simek DECLARE_PSSERIAL_FUNCTIONS(1);
1696c4da359SMichal Simek static struct serial_device uart_zynq_serial1_device =
170194846f3SMichal Simek 	INIT_PSSERIAL_STRUCTURE(1, "ttyPS1");
171194846f3SMichal Simek 
172c9416b92SMichal Simek #ifdef CONFIG_OF_CONTROL
173c9416b92SMichal Simek __weak struct serial_device *default_serial_console(void)
174c9416b92SMichal Simek {
175c9416b92SMichal Simek 	const void *blob = gd->fdt_blob;
176c9416b92SMichal Simek 	int node;
177c9416b92SMichal Simek 	unsigned int base_addr;
178c9416b92SMichal Simek 
179c9416b92SMichal Simek 	node = fdt_path_offset(blob, "serial0");
180c9416b92SMichal Simek 	if (node < 0)
181c9416b92SMichal Simek 		return NULL;
182c9416b92SMichal Simek 
183c9416b92SMichal Simek 	base_addr = fdtdec_get_addr(blob, node, "reg");
184c9416b92SMichal Simek 	if (base_addr == FDT_ADDR_T_NONE)
185c9416b92SMichal Simek 		return NULL;
186c9416b92SMichal Simek 
187c9416b92SMichal Simek 	if (base_addr == ZYNQ_SERIAL_BASEADDR0)
188c9416b92SMichal Simek 		return &uart_zynq_serial0_device;
189c9416b92SMichal Simek 
190c9416b92SMichal Simek 	if (base_addr == ZYNQ_SERIAL_BASEADDR1)
191c9416b92SMichal Simek 		return &uart_zynq_serial1_device;
192c9416b92SMichal Simek 
193c9416b92SMichal Simek 	return NULL;
194c9416b92SMichal Simek }
195c9416b92SMichal Simek #else
196194846f3SMichal Simek __weak struct serial_device *default_serial_console(void)
197194846f3SMichal Simek {
198bf834950SMichal Simek #if defined(CONFIG_ZYNQ_SERIAL_UART0)
199194846f3SMichal Simek 	if (uart_zynq_ports[0])
200194846f3SMichal Simek 		return &uart_zynq_serial0_device;
201bf834950SMichal Simek #endif
202bf834950SMichal Simek #if defined(CONFIG_ZYNQ_SERIAL_UART1)
203194846f3SMichal Simek 	if (uart_zynq_ports[1])
204194846f3SMichal Simek 		return &uart_zynq_serial1_device;
205bf834950SMichal Simek #endif
206194846f3SMichal Simek 	return NULL;
207194846f3SMichal Simek }
208c9416b92SMichal Simek #endif
20951d8102fSTom Rini 
210870e0bdaSMichal Simek void zynq_serial_initialize(void)
21151d8102fSTom Rini {
21251d8102fSTom Rini 	serial_register(&uart_zynq_serial0_device);
21351d8102fSTom Rini 	serial_register(&uart_zynq_serial1_device);
21451d8102fSTom Rini }
215