xref: /openbmc/u-boot/drivers/serial/serial_zynq.c (revision 42800ffa)
1194846f3SMichal Simek /*
2194846f3SMichal Simek  * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
3194846f3SMichal Simek  * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
4194846f3SMichal Simek  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6194846f3SMichal Simek  */
7194846f3SMichal Simek 
8194846f3SMichal Simek #include <common.h>
9*42800ffaSSimon Glass #include <debug_uart.h>
10*42800ffaSSimon Glass #include <dm.h>
11c54c0a4cSSimon Glass #include <errno.h>
12c9416b92SMichal Simek #include <fdtdec.h>
13194846f3SMichal Simek #include <watchdog.h>
14194846f3SMichal Simek #include <asm/io.h>
15194846f3SMichal Simek #include <linux/compiler.h>
16194846f3SMichal Simek #include <serial.h>
1719605e2eSSoren Brinkmann #include <asm/arch/clk.h>
18bf834950SMichal Simek #include <asm/arch/hardware.h>
19194846f3SMichal Simek 
20c9416b92SMichal Simek DECLARE_GLOBAL_DATA_PTR;
21c9416b92SMichal Simek 
22194846f3SMichal Simek #define ZYNQ_UART_SR_TXFULL	0x00000010 /* TX FIFO full */
23*42800ffaSSimon Glass #define ZYNQ_UART_SR_TXACTIVE	(1 << 11)  /* TX active */
24194846f3SMichal Simek #define ZYNQ_UART_SR_RXEMPTY	0x00000002 /* RX FIFO empty */
25194846f3SMichal Simek 
26194846f3SMichal Simek #define ZYNQ_UART_CR_TX_EN	0x00000010 /* TX enabled */
27194846f3SMichal Simek #define ZYNQ_UART_CR_RX_EN	0x00000004 /* RX enabled */
28194846f3SMichal Simek #define ZYNQ_UART_CR_TXRST	0x00000002 /* TX logic reset */
29194846f3SMichal Simek #define ZYNQ_UART_CR_RXRST	0x00000001 /* RX logic reset */
30194846f3SMichal Simek 
31194846f3SMichal Simek #define ZYNQ_UART_MR_PARITY_NONE	0x00000020  /* No parity mode */
32194846f3SMichal Simek 
33194846f3SMichal Simek struct uart_zynq {
34a2425e62SMichal Simek 	u32 control; /* 0x0 - Control Register [8:0] */
35a2425e62SMichal Simek 	u32 mode; /* 0x4 - Mode Register [10:0] */
36194846f3SMichal Simek 	u32 reserved1[4];
37a2425e62SMichal Simek 	u32 baud_rate_gen; /* 0x18 - Baud Rate Generator [15:0] */
38194846f3SMichal Simek 	u32 reserved2[4];
39a2425e62SMichal Simek 	u32 channel_sts; /* 0x2c - Channel Status [11:0] */
40a2425e62SMichal Simek 	u32 tx_rx_fifo; /* 0x30 - FIFO [15:0] or [7:0] */
41a2425e62SMichal Simek 	u32 baud_rate_divider; /* 0x34 - Baud Rate Divider [7:0] */
42194846f3SMichal Simek };
43194846f3SMichal Simek 
44*42800ffaSSimon Glass struct zynq_uart_priv {
45*42800ffaSSimon Glass 	struct uart_zynq *regs;
46194846f3SMichal Simek };
47194846f3SMichal Simek 
48194846f3SMichal Simek /* Set up the baud rate in gd struct */
49c54c0a4cSSimon Glass static void _uart_zynq_serial_setbrg(struct uart_zynq *regs,
50c54c0a4cSSimon Glass 				     unsigned long clock, unsigned long baud)
51194846f3SMichal Simek {
52194846f3SMichal Simek 	/* Calculation results. */
53194846f3SMichal Simek 	unsigned int calc_bauderror, bdiv, bgen;
54194846f3SMichal Simek 	unsigned long calc_baud = 0;
55194846f3SMichal Simek 
5604bc5c93SMichal Simek 	/* Covering case where input clock is so slow */
57c54c0a4cSSimon Glass 	if (clock < 1000000 && baud > 4800)
58c54c0a4cSSimon Glass 		baud = 4800;
5904bc5c93SMichal Simek 
60194846f3SMichal Simek 	/*                master clock
61194846f3SMichal Simek 	 * Baud rate = ------------------
62194846f3SMichal Simek 	 *              bgen * (bdiv + 1)
63194846f3SMichal Simek 	 *
64194846f3SMichal Simek 	 * Find acceptable values for baud generation.
65194846f3SMichal Simek 	 */
66194846f3SMichal Simek 	for (bdiv = 4; bdiv < 255; bdiv++) {
67194846f3SMichal Simek 		bgen = clock / (baud * (bdiv + 1));
68194846f3SMichal Simek 		if (bgen < 2 || bgen > 65535)
69194846f3SMichal Simek 			continue;
70194846f3SMichal Simek 
71194846f3SMichal Simek 		calc_baud = clock / (bgen * (bdiv + 1));
72194846f3SMichal Simek 
73194846f3SMichal Simek 		/*
74194846f3SMichal Simek 		 * Use first calculated baudrate with
75194846f3SMichal Simek 		 * an acceptable (<3%) error
76194846f3SMichal Simek 		 */
77194846f3SMichal Simek 		if (baud > calc_baud)
78194846f3SMichal Simek 			calc_bauderror = baud - calc_baud;
79194846f3SMichal Simek 		else
80194846f3SMichal Simek 			calc_bauderror = calc_baud - baud;
81194846f3SMichal Simek 		if (((calc_bauderror * 100) / baud) < 3)
82194846f3SMichal Simek 			break;
83194846f3SMichal Simek 	}
84194846f3SMichal Simek 
85194846f3SMichal Simek 	writel(bdiv, &regs->baud_rate_divider);
86194846f3SMichal Simek 	writel(bgen, &regs->baud_rate_gen);
87194846f3SMichal Simek }
88194846f3SMichal Simek 
89c54c0a4cSSimon Glass /* Initialize the UART, with...some settings. */
90c54c0a4cSSimon Glass static void _uart_zynq_serial_init(struct uart_zynq *regs)
91c54c0a4cSSimon Glass {
92c54c0a4cSSimon Glass 	/* RX/TX enabled & reset */
93c54c0a4cSSimon Glass 	writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \
94c54c0a4cSSimon Glass 					ZYNQ_UART_CR_RXRST, &regs->control);
95c54c0a4cSSimon Glass 	writel(ZYNQ_UART_MR_PARITY_NONE, &regs->mode); /* 8 bit, no parity */
96c54c0a4cSSimon Glass }
97c54c0a4cSSimon Glass 
98c54c0a4cSSimon Glass static int _uart_zynq_serial_putc(struct uart_zynq *regs, const char c)
99c54c0a4cSSimon Glass {
100c54c0a4cSSimon Glass 	if (readl(&regs->channel_sts) & ZYNQ_UART_SR_TXFULL)
101c54c0a4cSSimon Glass 		return -EAGAIN;
102c54c0a4cSSimon Glass 
103c54c0a4cSSimon Glass 	writel(c, &regs->tx_rx_fifo);
104c54c0a4cSSimon Glass 
105c54c0a4cSSimon Glass 	return 0;
106c54c0a4cSSimon Glass }
107c54c0a4cSSimon Glass 
108*42800ffaSSimon Glass int zynq_serial_setbrg(struct udevice *dev, int baudrate)
109194846f3SMichal Simek {
110*42800ffaSSimon Glass 	struct zynq_uart_priv *priv = dev_get_priv(dev);
111*42800ffaSSimon Glass 	unsigned long clock = get_uart_clk(0);
112194846f3SMichal Simek 
113*42800ffaSSimon Glass 	_uart_zynq_serial_setbrg(priv->regs, clock, baudrate);
114194846f3SMichal Simek 
115*42800ffaSSimon Glass 	return 0;
116194846f3SMichal Simek }
117194846f3SMichal Simek 
118*42800ffaSSimon Glass static int zynq_serial_probe(struct udevice *dev)
119194846f3SMichal Simek {
120*42800ffaSSimon Glass 	struct zynq_uart_priv *priv = dev_get_priv(dev);
121*42800ffaSSimon Glass 
122*42800ffaSSimon Glass 	_uart_zynq_serial_init(priv->regs);
123*42800ffaSSimon Glass 
124*42800ffaSSimon Glass 	return 0;
125194846f3SMichal Simek }
126194846f3SMichal Simek 
127*42800ffaSSimon Glass static int zynq_serial_getc(struct udevice *dev)
128194846f3SMichal Simek {
129*42800ffaSSimon Glass 	struct zynq_uart_priv *priv = dev_get_priv(dev);
130*42800ffaSSimon Glass 	struct uart_zynq *regs = priv->regs;
131194846f3SMichal Simek 
132*42800ffaSSimon Glass 	if (readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY)
133*42800ffaSSimon Glass 		return -EAGAIN;
134194846f3SMichal Simek 
135194846f3SMichal Simek 	return readl(&regs->tx_rx_fifo);
136194846f3SMichal Simek }
137194846f3SMichal Simek 
138*42800ffaSSimon Glass static int zynq_serial_putc(struct udevice *dev, const char ch)
139c9416b92SMichal Simek {
140*42800ffaSSimon Glass 	struct zynq_uart_priv *priv = dev_get_priv(dev);
141c9416b92SMichal Simek 
142*42800ffaSSimon Glass 	return _uart_zynq_serial_putc(priv->regs, ch);
143c9416b92SMichal Simek }
14451d8102fSTom Rini 
145*42800ffaSSimon Glass static int zynq_serial_pending(struct udevice *dev, bool input)
14651d8102fSTom Rini {
147*42800ffaSSimon Glass 	struct zynq_uart_priv *priv = dev_get_priv(dev);
148*42800ffaSSimon Glass 	struct uart_zynq *regs = priv->regs;
149*42800ffaSSimon Glass 
150*42800ffaSSimon Glass 	if (input)
151*42800ffaSSimon Glass 		return !(readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY);
152*42800ffaSSimon Glass 	else
153*42800ffaSSimon Glass 		return !!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXACTIVE);
15451d8102fSTom Rini }
155c54c0a4cSSimon Glass 
156*42800ffaSSimon Glass static int zynq_serial_ofdata_to_platdata(struct udevice *dev)
157*42800ffaSSimon Glass {
158*42800ffaSSimon Glass 	struct zynq_uart_priv *priv = dev_get_priv(dev);
159*42800ffaSSimon Glass 	fdt_addr_t addr;
160*42800ffaSSimon Glass 
161*42800ffaSSimon Glass 	addr = fdtdec_get_addr(gd->fdt_blob, dev->of_offset, "reg");
162*42800ffaSSimon Glass 	if (addr == FDT_ADDR_T_NONE)
163*42800ffaSSimon Glass 		return -EINVAL;
164*42800ffaSSimon Glass 
165*42800ffaSSimon Glass 	priv->regs = (struct uart_zynq *)addr;
166*42800ffaSSimon Glass 
167*42800ffaSSimon Glass 	return 0;
168*42800ffaSSimon Glass }
169*42800ffaSSimon Glass 
170*42800ffaSSimon Glass static const struct dm_serial_ops zynq_serial_ops = {
171*42800ffaSSimon Glass 	.putc = zynq_serial_putc,
172*42800ffaSSimon Glass 	.pending = zynq_serial_pending,
173*42800ffaSSimon Glass 	.getc = zynq_serial_getc,
174*42800ffaSSimon Glass 	.setbrg = zynq_serial_setbrg,
175*42800ffaSSimon Glass };
176*42800ffaSSimon Glass 
177*42800ffaSSimon Glass static const struct udevice_id zynq_serial_ids[] = {
178*42800ffaSSimon Glass 	{ .compatible = "xlnx,xuartps" },
179*42800ffaSSimon Glass 	{ .compatible = "cdns,uart-r1p8" },
180*42800ffaSSimon Glass 	{ }
181*42800ffaSSimon Glass };
182*42800ffaSSimon Glass 
183*42800ffaSSimon Glass U_BOOT_DRIVER(serial_s5p) = {
184*42800ffaSSimon Glass 	.name	= "serial_zynq",
185*42800ffaSSimon Glass 	.id	= UCLASS_SERIAL,
186*42800ffaSSimon Glass 	.of_match = zynq_serial_ids,
187*42800ffaSSimon Glass 	.ofdata_to_platdata = zynq_serial_ofdata_to_platdata,
188*42800ffaSSimon Glass 	.priv_auto_alloc_size = sizeof(struct zynq_uart_priv),
189*42800ffaSSimon Glass 	.probe = zynq_serial_probe,
190*42800ffaSSimon Glass 	.ops	= &zynq_serial_ops,
191*42800ffaSSimon Glass 	.flags = DM_FLAG_PRE_RELOC,
192*42800ffaSSimon Glass };
193*42800ffaSSimon Glass 
194c54c0a4cSSimon Glass #ifdef CONFIG_DEBUG_UART_ZYNQ
195c54c0a4cSSimon Glass 
196c54c0a4cSSimon Glass #include <debug_uart.h>
197c54c0a4cSSimon Glass 
198c54c0a4cSSimon Glass void _debug_uart_init(void)
199c54c0a4cSSimon Glass {
200c54c0a4cSSimon Glass 	struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
201c54c0a4cSSimon Glass 
202c54c0a4cSSimon Glass 	_uart_zynq_serial_init(regs);
203c54c0a4cSSimon Glass 	_uart_zynq_serial_setbrg(regs, CONFIG_DEBUG_UART_CLOCK,
204c54c0a4cSSimon Glass 				 CONFIG_BAUDRATE);
205c54c0a4cSSimon Glass }
206c54c0a4cSSimon Glass 
207c54c0a4cSSimon Glass static inline void _debug_uart_putc(int ch)
208c54c0a4cSSimon Glass {
209c54c0a4cSSimon Glass 	struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
210c54c0a4cSSimon Glass 
211c54c0a4cSSimon Glass 	while (_uart_zynq_serial_putc(regs, ch) == -EAGAIN)
212c54c0a4cSSimon Glass 		WATCHDOG_RESET();
213c54c0a4cSSimon Glass }
214c54c0a4cSSimon Glass 
215c54c0a4cSSimon Glass DEBUG_UART_FUNCS
216c54c0a4cSSimon Glass 
217c54c0a4cSSimon Glass #endif
218