xref: /openbmc/u-boot/drivers/power/twl4030.c (revision 2290fe06)
1 /*
2  * Copyright (c) 2009 Wind River Systems, Inc.
3  * Tom Rix <Tom.Rix at windriver.com>
4  *
5  * SPDX-License-Identifier:	GPL-2.0+
6  *
7  * twl4030_power_reset_init is derived from code on omapzoom,
8  * git://git.omapzoom.com/repo/u-boot.git
9  *
10  * Copyright (C) 2007-2009 Texas Instruments, Inc.
11  *
12  * twl4030_power_init is from cpu/omap3/common.c, power_init_r
13  *
14  * (C) Copyright 2004-2008
15  * Texas Instruments, <www.ti.com>
16  *
17  * Author :
18  *	Sunil Kumar <sunilsaini05 at gmail.com>
19  *	Shashi Ranjan <shashiranjanmca05 at gmail.com>
20  *
21  * Derived from Beagle Board and 3430 SDP code by
22  *	Richard Woodruff <r-woodruff2 at ti.com>
23  *	Syed Mohammed Khasim <khasim at ti.com>
24  */
25 
26 #include <twl4030.h>
27 
28 /*
29  * Power Reset
30  */
31 void twl4030_power_reset_init(void)
32 {
33 	u8 val = 0;
34 	if (twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
35 				TWL4030_PM_MASTER_P1_SW_EVENTS, &val)) {
36 		printf("Error:TWL4030: failed to read the power register\n");
37 		printf("Could not initialize hardware reset\n");
38 	} else {
39 		val |= TWL4030_PM_MASTER_SW_EVENTS_STOPON_PWRON;
40 		if (twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
41 					 TWL4030_PM_MASTER_P1_SW_EVENTS, val)) {
42 			printf("Error:TWL4030: failed to write the power register\n");
43 			printf("Could not initialize hardware reset\n");
44 		}
45 	}
46 }
47 
48 /*
49  * Power off
50  */
51 void twl4030_power_off(void)
52 {
53 	u8 data;
54 
55 	/* PM master unlock (CFG and TST keys) */
56 
57 	data = 0xCE;
58 	twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
59 			     TWL4030_PM_MASTER_PROTECT_KEY, data);
60 	data = 0xEC;
61 	twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
62 			     TWL4030_PM_MASTER_PROTECT_KEY, data);
63 
64 	/* VBAT start disable */
65 
66 	twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
67 			    TWL4030_PM_MASTER_CFG_P1_TRANSITION, &data);
68 	data &= ~TWL4030_PM_MASTER_CFG_TRANSITION_STARTON_VBAT;
69 	twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
70 			     TWL4030_PM_MASTER_CFG_P1_TRANSITION, data);
71 
72 	twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
73 			    TWL4030_PM_MASTER_CFG_P2_TRANSITION, &data);
74 	data &= ~TWL4030_PM_MASTER_CFG_TRANSITION_STARTON_VBAT;
75 	twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
76 			     TWL4030_PM_MASTER_CFG_P2_TRANSITION, data);
77 
78 	twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
79 			    TWL4030_PM_MASTER_CFG_P3_TRANSITION, &data);
80 	data &= ~TWL4030_PM_MASTER_CFG_TRANSITION_STARTON_VBAT;
81 	twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
82 			     TWL4030_PM_MASTER_CFG_P3_TRANSITION, data);
83 
84 	/* High jitter for PWRANA2 */
85 
86 	twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
87 			    TWL4030_PM_MASTER_CFG_PWRANA2, &data);
88 	data &= ~(TWL4030_PM_MASTER_CFG_PWRANA2_LOJIT0_LOWV |
89 		  TWL4030_PM_MASTER_CFG_PWRANA2_LOJIT1_LOWV);
90 	twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
91 			     TWL4030_PM_MASTER_CFG_PWRANA2, data);
92 
93 	/* PM master lock */
94 
95 	data = 0xFF;
96 	twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
97 			     TWL4030_PM_MASTER_PROTECT_KEY, data);
98 
99 	/* Power off */
100 
101 	twl4030_i2c_read_u8(TWL4030_CHIP_PM_MASTER,
102 			    TWL4030_PM_MASTER_P1_SW_EVENTS, &data);
103 	data |= TWL4030_PM_MASTER_SW_EVENTS_DEVOFF;
104 	twl4030_i2c_write_u8(TWL4030_CHIP_PM_MASTER,
105 			     TWL4030_PM_MASTER_P1_SW_EVENTS, data);
106 }
107 
108 /*
109  * Set Device Group and Voltage
110  */
111 void twl4030_pmrecv_vsel_cfg(u8 vsel_reg, u8 vsel_val,
112 				u8 dev_grp, u8 dev_grp_sel)
113 {
114 	int ret;
115 
116 	/* Select the Voltage */
117 	ret = twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER, vsel_reg,
118 				   vsel_val);
119 	if (ret != 0) {
120 		printf("Could not write vsel to reg %02x (%d)\n",
121 			vsel_reg, ret);
122 		return;
123 	}
124 
125 	/* Select the Device Group (enable the supply if dev_grp_sel != 0) */
126 	ret = twl4030_i2c_write_u8(TWL4030_CHIP_PM_RECEIVER, dev_grp,
127 				   dev_grp_sel);
128 	if (ret != 0)
129 		printf("Could not write grp_sel to reg %02x (%d)\n",
130 			dev_grp, ret);
131 }
132 
133 void twl4030_power_init(void)
134 {
135 	/* set VAUX3 to 2.8V */
136 	twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VAUX3_DEDICATED,
137 				TWL4030_PM_RECEIVER_VAUX3_VSEL_28,
138 				TWL4030_PM_RECEIVER_VAUX3_DEV_GRP,
139 				TWL4030_PM_RECEIVER_DEV_GRP_P1);
140 
141 	/* set VPLL2 to 1.8V */
142 	twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VPLL2_DEDICATED,
143 				TWL4030_PM_RECEIVER_VPLL2_VSEL_18,
144 				TWL4030_PM_RECEIVER_VPLL2_DEV_GRP,
145 				TWL4030_PM_RECEIVER_DEV_GRP_ALL);
146 
147 	/* set VDAC to 1.8V */
148 	twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VDAC_DEDICATED,
149 				TWL4030_PM_RECEIVER_VDAC_VSEL_18,
150 				TWL4030_PM_RECEIVER_VDAC_DEV_GRP,
151 				TWL4030_PM_RECEIVER_DEV_GRP_P1);
152 }
153 
154 void twl4030_power_mmc_init(int dev_index)
155 {
156 	if (dev_index == 0) {
157 		/* Set VMMC1 to 3.15 Volts */
158 		twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VMMC1_DEDICATED,
159 					TWL4030_PM_RECEIVER_VMMC1_VSEL_32,
160 					TWL4030_PM_RECEIVER_VMMC1_DEV_GRP,
161 					TWL4030_PM_RECEIVER_DEV_GRP_P1);
162 
163 		mdelay(100);	/* ramp-up delay from Linux code */
164 	} else if (dev_index == 1) {
165 		/* Set VMMC2 to 3.15 Volts */
166 		twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VMMC2_DEDICATED,
167 					TWL4030_PM_RECEIVER_VMMC2_VSEL_32,
168 					TWL4030_PM_RECEIVER_VMMC2_DEV_GRP,
169 					TWL4030_PM_RECEIVER_DEV_GRP_P1);
170 
171 		mdelay(100);	/* ramp-up delay from Linux code */
172 	}
173 }
174