xref: /openbmc/u-boot/drivers/net/mtk_eth.c (revision 77c07e7e)
1*23f17164SWeijie Gao // SPDX-License-Identifier: GPL-2.0
2*23f17164SWeijie Gao /*
3*23f17164SWeijie Gao  * Copyright (C) 2018 MediaTek Inc.
4*23f17164SWeijie Gao  *
5*23f17164SWeijie Gao  * Author: Weijie Gao <weijie.gao@mediatek.com>
6*23f17164SWeijie Gao  * Author: Mark Lee <mark-mc.lee@mediatek.com>
7*23f17164SWeijie Gao  */
8*23f17164SWeijie Gao 
9*23f17164SWeijie Gao #include <common.h>
10*23f17164SWeijie Gao #include <dm.h>
11*23f17164SWeijie Gao #include <malloc.h>
12*23f17164SWeijie Gao #include <miiphy.h>
13*23f17164SWeijie Gao #include <regmap.h>
14*23f17164SWeijie Gao #include <reset.h>
15*23f17164SWeijie Gao #include <syscon.h>
16*23f17164SWeijie Gao #include <wait_bit.h>
17*23f17164SWeijie Gao #include <asm/gpio.h>
18*23f17164SWeijie Gao #include <asm/io.h>
19*23f17164SWeijie Gao #include <linux/err.h>
20*23f17164SWeijie Gao #include <linux/ioport.h>
21*23f17164SWeijie Gao #include <linux/mdio.h>
22*23f17164SWeijie Gao #include <linux/mii.h>
23*23f17164SWeijie Gao 
24*23f17164SWeijie Gao #include "mtk_eth.h"
25*23f17164SWeijie Gao 
26*23f17164SWeijie Gao #define NUM_TX_DESC		24
27*23f17164SWeijie Gao #define NUM_RX_DESC		24
28*23f17164SWeijie Gao #define TX_TOTAL_BUF_SIZE	(NUM_TX_DESC * PKTSIZE_ALIGN)
29*23f17164SWeijie Gao #define RX_TOTAL_BUF_SIZE	(NUM_RX_DESC * PKTSIZE_ALIGN)
30*23f17164SWeijie Gao #define TOTAL_PKT_BUF_SIZE	(TX_TOTAL_BUF_SIZE + RX_TOTAL_BUF_SIZE)
31*23f17164SWeijie Gao 
32*23f17164SWeijie Gao #define MT7530_NUM_PHYS		5
33*23f17164SWeijie Gao #define MT7530_DFL_SMI_ADDR	31
34*23f17164SWeijie Gao 
35*23f17164SWeijie Gao #define MT7530_PHY_ADDR(base, addr) \
36*23f17164SWeijie Gao 	(((base) + (addr)) & 0x1f)
37*23f17164SWeijie Gao 
38*23f17164SWeijie Gao #define GDMA_FWD_TO_CPU \
39*23f17164SWeijie Gao 	(0x20000000 | \
40*23f17164SWeijie Gao 	GDM_ICS_EN | \
41*23f17164SWeijie Gao 	GDM_TCS_EN | \
42*23f17164SWeijie Gao 	GDM_UCS_EN | \
43*23f17164SWeijie Gao 	STRP_CRC | \
44*23f17164SWeijie Gao 	(DP_PDMA << MYMAC_DP_S) | \
45*23f17164SWeijie Gao 	(DP_PDMA << BC_DP_S) | \
46*23f17164SWeijie Gao 	(DP_PDMA << MC_DP_S) | \
47*23f17164SWeijie Gao 	(DP_PDMA << UN_DP_S))
48*23f17164SWeijie Gao 
49*23f17164SWeijie Gao #define GDMA_FWD_DISCARD \
50*23f17164SWeijie Gao 	(0x20000000 | \
51*23f17164SWeijie Gao 	GDM_ICS_EN | \
52*23f17164SWeijie Gao 	GDM_TCS_EN | \
53*23f17164SWeijie Gao 	GDM_UCS_EN | \
54*23f17164SWeijie Gao 	STRP_CRC | \
55*23f17164SWeijie Gao 	(DP_DISCARD << MYMAC_DP_S) | \
56*23f17164SWeijie Gao 	(DP_DISCARD << BC_DP_S) | \
57*23f17164SWeijie Gao 	(DP_DISCARD << MC_DP_S) | \
58*23f17164SWeijie Gao 	(DP_DISCARD << UN_DP_S))
59*23f17164SWeijie Gao 
60*23f17164SWeijie Gao struct pdma_rxd_info1 {
61*23f17164SWeijie Gao 	u32 PDP0;
62*23f17164SWeijie Gao };
63*23f17164SWeijie Gao 
64*23f17164SWeijie Gao struct pdma_rxd_info2 {
65*23f17164SWeijie Gao 	u32 PLEN1 : 14;
66*23f17164SWeijie Gao 	u32 LS1 : 1;
67*23f17164SWeijie Gao 	u32 UN_USED : 1;
68*23f17164SWeijie Gao 	u32 PLEN0 : 14;
69*23f17164SWeijie Gao 	u32 LS0 : 1;
70*23f17164SWeijie Gao 	u32 DDONE : 1;
71*23f17164SWeijie Gao };
72*23f17164SWeijie Gao 
73*23f17164SWeijie Gao struct pdma_rxd_info3 {
74*23f17164SWeijie Gao 	u32 PDP1;
75*23f17164SWeijie Gao };
76*23f17164SWeijie Gao 
77*23f17164SWeijie Gao struct pdma_rxd_info4 {
78*23f17164SWeijie Gao 	u32 FOE_ENTRY : 14;
79*23f17164SWeijie Gao 	u32 CRSN : 5;
80*23f17164SWeijie Gao 	u32 SP : 3;
81*23f17164SWeijie Gao 	u32 L4F : 1;
82*23f17164SWeijie Gao 	u32 L4VLD : 1;
83*23f17164SWeijie Gao 	u32 TACK : 1;
84*23f17164SWeijie Gao 	u32 IP4F : 1;
85*23f17164SWeijie Gao 	u32 IP4 : 1;
86*23f17164SWeijie Gao 	u32 IP6 : 1;
87*23f17164SWeijie Gao 	u32 UN_USED : 4;
88*23f17164SWeijie Gao };
89*23f17164SWeijie Gao 
90*23f17164SWeijie Gao struct pdma_rxdesc {
91*23f17164SWeijie Gao 	struct pdma_rxd_info1 rxd_info1;
92*23f17164SWeijie Gao 	struct pdma_rxd_info2 rxd_info2;
93*23f17164SWeijie Gao 	struct pdma_rxd_info3 rxd_info3;
94*23f17164SWeijie Gao 	struct pdma_rxd_info4 rxd_info4;
95*23f17164SWeijie Gao };
96*23f17164SWeijie Gao 
97*23f17164SWeijie Gao struct pdma_txd_info1 {
98*23f17164SWeijie Gao 	u32 SDP0;
99*23f17164SWeijie Gao };
100*23f17164SWeijie Gao 
101*23f17164SWeijie Gao struct pdma_txd_info2 {
102*23f17164SWeijie Gao 	u32 SDL1 : 14;
103*23f17164SWeijie Gao 	u32 LS1 : 1;
104*23f17164SWeijie Gao 	u32 BURST : 1;
105*23f17164SWeijie Gao 	u32 SDL0 : 14;
106*23f17164SWeijie Gao 	u32 LS0 : 1;
107*23f17164SWeijie Gao 	u32 DDONE : 1;
108*23f17164SWeijie Gao };
109*23f17164SWeijie Gao 
110*23f17164SWeijie Gao struct pdma_txd_info3 {
111*23f17164SWeijie Gao 	u32 SDP1;
112*23f17164SWeijie Gao };
113*23f17164SWeijie Gao 
114*23f17164SWeijie Gao struct pdma_txd_info4 {
115*23f17164SWeijie Gao 	u32 VLAN_TAG : 16;
116*23f17164SWeijie Gao 	u32 INS : 1;
117*23f17164SWeijie Gao 	u32 RESV : 2;
118*23f17164SWeijie Gao 	u32 UDF : 6;
119*23f17164SWeijie Gao 	u32 FPORT : 3;
120*23f17164SWeijie Gao 	u32 TSO : 1;
121*23f17164SWeijie Gao 	u32 TUI_CO : 3;
122*23f17164SWeijie Gao };
123*23f17164SWeijie Gao 
124*23f17164SWeijie Gao struct pdma_txdesc {
125*23f17164SWeijie Gao 	struct pdma_txd_info1 txd_info1;
126*23f17164SWeijie Gao 	struct pdma_txd_info2 txd_info2;
127*23f17164SWeijie Gao 	struct pdma_txd_info3 txd_info3;
128*23f17164SWeijie Gao 	struct pdma_txd_info4 txd_info4;
129*23f17164SWeijie Gao };
130*23f17164SWeijie Gao 
131*23f17164SWeijie Gao enum mtk_switch {
132*23f17164SWeijie Gao 	SW_NONE,
133*23f17164SWeijie Gao 	SW_MT7530
134*23f17164SWeijie Gao };
135*23f17164SWeijie Gao 
136*23f17164SWeijie Gao enum mtk_soc {
137*23f17164SWeijie Gao 	SOC_MT7623,
138*23f17164SWeijie Gao 	SOC_MT7629
139*23f17164SWeijie Gao };
140*23f17164SWeijie Gao 
141*23f17164SWeijie Gao struct mtk_eth_priv {
142*23f17164SWeijie Gao 	char pkt_pool[TOTAL_PKT_BUF_SIZE] __aligned(ARCH_DMA_MINALIGN);
143*23f17164SWeijie Gao 
144*23f17164SWeijie Gao 	struct pdma_txdesc *tx_ring_noc;
145*23f17164SWeijie Gao 	struct pdma_rxdesc *rx_ring_noc;
146*23f17164SWeijie Gao 
147*23f17164SWeijie Gao 	int rx_dma_owner_idx0;
148*23f17164SWeijie Gao 	int tx_cpu_owner_idx0;
149*23f17164SWeijie Gao 
150*23f17164SWeijie Gao 	void __iomem *fe_base;
151*23f17164SWeijie Gao 	void __iomem *gmac_base;
152*23f17164SWeijie Gao 	void __iomem *ethsys_base;
153*23f17164SWeijie Gao 
154*23f17164SWeijie Gao 	struct mii_dev *mdio_bus;
155*23f17164SWeijie Gao 	int (*mii_read)(struct mtk_eth_priv *priv, u8 phy, u8 reg);
156*23f17164SWeijie Gao 	int (*mii_write)(struct mtk_eth_priv *priv, u8 phy, u8 reg, u16 val);
157*23f17164SWeijie Gao 	int (*mmd_read)(struct mtk_eth_priv *priv, u8 addr, u8 devad, u16 reg);
158*23f17164SWeijie Gao 	int (*mmd_write)(struct mtk_eth_priv *priv, u8 addr, u8 devad, u16 reg,
159*23f17164SWeijie Gao 			 u16 val);
160*23f17164SWeijie Gao 
161*23f17164SWeijie Gao 	enum mtk_soc soc;
162*23f17164SWeijie Gao 	int gmac_id;
163*23f17164SWeijie Gao 	int force_mode;
164*23f17164SWeijie Gao 	int speed;
165*23f17164SWeijie Gao 	int duplex;
166*23f17164SWeijie Gao 
167*23f17164SWeijie Gao 	struct phy_device *phydev;
168*23f17164SWeijie Gao 	int phy_interface;
169*23f17164SWeijie Gao 	int phy_addr;
170*23f17164SWeijie Gao 
171*23f17164SWeijie Gao 	enum mtk_switch sw;
172*23f17164SWeijie Gao 	int (*switch_init)(struct mtk_eth_priv *priv);
173*23f17164SWeijie Gao 	u32 mt7530_smi_addr;
174*23f17164SWeijie Gao 	u32 mt7530_phy_base;
175*23f17164SWeijie Gao 
176*23f17164SWeijie Gao 	struct gpio_desc rst_gpio;
177*23f17164SWeijie Gao 	int mcm;
178*23f17164SWeijie Gao 
179*23f17164SWeijie Gao 	struct reset_ctl rst_fe;
180*23f17164SWeijie Gao 	struct reset_ctl rst_mcm;
181*23f17164SWeijie Gao };
182*23f17164SWeijie Gao 
mtk_pdma_write(struct mtk_eth_priv * priv,u32 reg,u32 val)183*23f17164SWeijie Gao static void mtk_pdma_write(struct mtk_eth_priv *priv, u32 reg, u32 val)
184*23f17164SWeijie Gao {
185*23f17164SWeijie Gao 	writel(val, priv->fe_base + PDMA_BASE + reg);
186*23f17164SWeijie Gao }
187*23f17164SWeijie Gao 
mtk_pdma_rmw(struct mtk_eth_priv * priv,u32 reg,u32 clr,u32 set)188*23f17164SWeijie Gao static void mtk_pdma_rmw(struct mtk_eth_priv *priv, u32 reg, u32 clr,
189*23f17164SWeijie Gao 			 u32 set)
190*23f17164SWeijie Gao {
191*23f17164SWeijie Gao 	clrsetbits_le32(priv->fe_base + PDMA_BASE + reg, clr, set);
192*23f17164SWeijie Gao }
193*23f17164SWeijie Gao 
mtk_gdma_write(struct mtk_eth_priv * priv,int no,u32 reg,u32 val)194*23f17164SWeijie Gao static void mtk_gdma_write(struct mtk_eth_priv *priv, int no, u32 reg,
195*23f17164SWeijie Gao 			   u32 val)
196*23f17164SWeijie Gao {
197*23f17164SWeijie Gao 	u32 gdma_base;
198*23f17164SWeijie Gao 
199*23f17164SWeijie Gao 	if (no == 1)
200*23f17164SWeijie Gao 		gdma_base = GDMA2_BASE;
201*23f17164SWeijie Gao 	else
202*23f17164SWeijie Gao 		gdma_base = GDMA1_BASE;
203*23f17164SWeijie Gao 
204*23f17164SWeijie Gao 	writel(val, priv->fe_base + gdma_base + reg);
205*23f17164SWeijie Gao }
206*23f17164SWeijie Gao 
mtk_gmac_read(struct mtk_eth_priv * priv,u32 reg)207*23f17164SWeijie Gao static u32 mtk_gmac_read(struct mtk_eth_priv *priv, u32 reg)
208*23f17164SWeijie Gao {
209*23f17164SWeijie Gao 	return readl(priv->gmac_base + reg);
210*23f17164SWeijie Gao }
211*23f17164SWeijie Gao 
mtk_gmac_write(struct mtk_eth_priv * priv,u32 reg,u32 val)212*23f17164SWeijie Gao static void mtk_gmac_write(struct mtk_eth_priv *priv, u32 reg, u32 val)
213*23f17164SWeijie Gao {
214*23f17164SWeijie Gao 	writel(val, priv->gmac_base + reg);
215*23f17164SWeijie Gao }
216*23f17164SWeijie Gao 
mtk_gmac_rmw(struct mtk_eth_priv * priv,u32 reg,u32 clr,u32 set)217*23f17164SWeijie Gao static void mtk_gmac_rmw(struct mtk_eth_priv *priv, u32 reg, u32 clr, u32 set)
218*23f17164SWeijie Gao {
219*23f17164SWeijie Gao 	clrsetbits_le32(priv->gmac_base + reg, clr, set);
220*23f17164SWeijie Gao }
221*23f17164SWeijie Gao 
mtk_ethsys_rmw(struct mtk_eth_priv * priv,u32 reg,u32 clr,u32 set)222*23f17164SWeijie Gao static void mtk_ethsys_rmw(struct mtk_eth_priv *priv, u32 reg, u32 clr,
223*23f17164SWeijie Gao 			   u32 set)
224*23f17164SWeijie Gao {
225*23f17164SWeijie Gao 	clrsetbits_le32(priv->ethsys_base + reg, clr, set);
226*23f17164SWeijie Gao }
227*23f17164SWeijie Gao 
228*23f17164SWeijie Gao /* Direct MDIO clause 22/45 access via SoC */
mtk_mii_rw(struct mtk_eth_priv * priv,u8 phy,u8 reg,u16 data,u32 cmd,u32 st)229*23f17164SWeijie Gao static int mtk_mii_rw(struct mtk_eth_priv *priv, u8 phy, u8 reg, u16 data,
230*23f17164SWeijie Gao 		      u32 cmd, u32 st)
231*23f17164SWeijie Gao {
232*23f17164SWeijie Gao 	int ret;
233*23f17164SWeijie Gao 	u32 val;
234*23f17164SWeijie Gao 
235*23f17164SWeijie Gao 	val = (st << MDIO_ST_S) |
236*23f17164SWeijie Gao 	      ((cmd << MDIO_CMD_S) & MDIO_CMD_M) |
237*23f17164SWeijie Gao 	      (((u32)phy << MDIO_PHY_ADDR_S) & MDIO_PHY_ADDR_M) |
238*23f17164SWeijie Gao 	      (((u32)reg << MDIO_REG_ADDR_S) & MDIO_REG_ADDR_M);
239*23f17164SWeijie Gao 
240*23f17164SWeijie Gao 	if (cmd == MDIO_CMD_WRITE)
241*23f17164SWeijie Gao 		val |= data & MDIO_RW_DATA_M;
242*23f17164SWeijie Gao 
243*23f17164SWeijie Gao 	mtk_gmac_write(priv, GMAC_PIAC_REG, val | PHY_ACS_ST);
244*23f17164SWeijie Gao 
245*23f17164SWeijie Gao 	ret = wait_for_bit_le32(priv->gmac_base + GMAC_PIAC_REG,
246*23f17164SWeijie Gao 				PHY_ACS_ST, 0, 5000, 0);
247*23f17164SWeijie Gao 	if (ret) {
248*23f17164SWeijie Gao 		pr_warn("MDIO access timeout\n");
249*23f17164SWeijie Gao 		return ret;
250*23f17164SWeijie Gao 	}
251*23f17164SWeijie Gao 
252*23f17164SWeijie Gao 	if (cmd == MDIO_CMD_READ) {
253*23f17164SWeijie Gao 		val = mtk_gmac_read(priv, GMAC_PIAC_REG);
254*23f17164SWeijie Gao 		return val & MDIO_RW_DATA_M;
255*23f17164SWeijie Gao 	}
256*23f17164SWeijie Gao 
257*23f17164SWeijie Gao 	return 0;
258*23f17164SWeijie Gao }
259*23f17164SWeijie Gao 
260*23f17164SWeijie Gao /* Direct MDIO clause 22 read via SoC */
mtk_mii_read(struct mtk_eth_priv * priv,u8 phy,u8 reg)261*23f17164SWeijie Gao static int mtk_mii_read(struct mtk_eth_priv *priv, u8 phy, u8 reg)
262*23f17164SWeijie Gao {
263*23f17164SWeijie Gao 	return mtk_mii_rw(priv, phy, reg, 0, MDIO_CMD_READ, MDIO_ST_C22);
264*23f17164SWeijie Gao }
265*23f17164SWeijie Gao 
266*23f17164SWeijie Gao /* Direct MDIO clause 22 write via SoC */
mtk_mii_write(struct mtk_eth_priv * priv,u8 phy,u8 reg,u16 data)267*23f17164SWeijie Gao static int mtk_mii_write(struct mtk_eth_priv *priv, u8 phy, u8 reg, u16 data)
268*23f17164SWeijie Gao {
269*23f17164SWeijie Gao 	return mtk_mii_rw(priv, phy, reg, data, MDIO_CMD_WRITE, MDIO_ST_C22);
270*23f17164SWeijie Gao }
271*23f17164SWeijie Gao 
272*23f17164SWeijie Gao /* Direct MDIO clause 45 read via SoC */
mtk_mmd_read(struct mtk_eth_priv * priv,u8 addr,u8 devad,u16 reg)273*23f17164SWeijie Gao static int mtk_mmd_read(struct mtk_eth_priv *priv, u8 addr, u8 devad, u16 reg)
274*23f17164SWeijie Gao {
275*23f17164SWeijie Gao 	int ret;
276*23f17164SWeijie Gao 
277*23f17164SWeijie Gao 	ret = mtk_mii_rw(priv, addr, devad, reg, MDIO_CMD_ADDR, MDIO_ST_C45);
278*23f17164SWeijie Gao 	if (ret)
279*23f17164SWeijie Gao 		return ret;
280*23f17164SWeijie Gao 
281*23f17164SWeijie Gao 	return mtk_mii_rw(priv, addr, devad, 0, MDIO_CMD_READ_C45,
282*23f17164SWeijie Gao 			  MDIO_ST_C45);
283*23f17164SWeijie Gao }
284*23f17164SWeijie Gao 
285*23f17164SWeijie Gao /* Direct MDIO clause 45 write via SoC */
mtk_mmd_write(struct mtk_eth_priv * priv,u8 addr,u8 devad,u16 reg,u16 val)286*23f17164SWeijie Gao static int mtk_mmd_write(struct mtk_eth_priv *priv, u8 addr, u8 devad,
287*23f17164SWeijie Gao 			 u16 reg, u16 val)
288*23f17164SWeijie Gao {
289*23f17164SWeijie Gao 	int ret;
290*23f17164SWeijie Gao 
291*23f17164SWeijie Gao 	ret = mtk_mii_rw(priv, addr, devad, reg, MDIO_CMD_ADDR, MDIO_ST_C45);
292*23f17164SWeijie Gao 	if (ret)
293*23f17164SWeijie Gao 		return ret;
294*23f17164SWeijie Gao 
295*23f17164SWeijie Gao 	return mtk_mii_rw(priv, addr, devad, val, MDIO_CMD_WRITE,
296*23f17164SWeijie Gao 			  MDIO_ST_C45);
297*23f17164SWeijie Gao }
298*23f17164SWeijie Gao 
299*23f17164SWeijie Gao /* Indirect MDIO clause 45 read via MII registers */
mtk_mmd_ind_read(struct mtk_eth_priv * priv,u8 addr,u8 devad,u16 reg)300*23f17164SWeijie Gao static int mtk_mmd_ind_read(struct mtk_eth_priv *priv, u8 addr, u8 devad,
301*23f17164SWeijie Gao 			    u16 reg)
302*23f17164SWeijie Gao {
303*23f17164SWeijie Gao 	int ret;
304*23f17164SWeijie Gao 
305*23f17164SWeijie Gao 	ret = priv->mii_write(priv, addr, MII_MMD_ACC_CTL_REG,
306*23f17164SWeijie Gao 			      (MMD_ADDR << MMD_CMD_S) |
307*23f17164SWeijie Gao 			      ((devad << MMD_DEVAD_S) & MMD_DEVAD_M));
308*23f17164SWeijie Gao 	if (ret)
309*23f17164SWeijie Gao 		return ret;
310*23f17164SWeijie Gao 
311*23f17164SWeijie Gao 	ret = priv->mii_write(priv, addr, MII_MMD_ADDR_DATA_REG, reg);
312*23f17164SWeijie Gao 	if (ret)
313*23f17164SWeijie Gao 		return ret;
314*23f17164SWeijie Gao 
315*23f17164SWeijie Gao 	ret = priv->mii_write(priv, addr, MII_MMD_ACC_CTL_REG,
316*23f17164SWeijie Gao 			      (MMD_DATA << MMD_CMD_S) |
317*23f17164SWeijie Gao 			      ((devad << MMD_DEVAD_S) & MMD_DEVAD_M));
318*23f17164SWeijie Gao 	if (ret)
319*23f17164SWeijie Gao 		return ret;
320*23f17164SWeijie Gao 
321*23f17164SWeijie Gao 	return priv->mii_read(priv, addr, MII_MMD_ADDR_DATA_REG);
322*23f17164SWeijie Gao }
323*23f17164SWeijie Gao 
324*23f17164SWeijie Gao /* Indirect MDIO clause 45 write via MII registers */
mtk_mmd_ind_write(struct mtk_eth_priv * priv,u8 addr,u8 devad,u16 reg,u16 val)325*23f17164SWeijie Gao static int mtk_mmd_ind_write(struct mtk_eth_priv *priv, u8 addr, u8 devad,
326*23f17164SWeijie Gao 			     u16 reg, u16 val)
327*23f17164SWeijie Gao {
328*23f17164SWeijie Gao 	int ret;
329*23f17164SWeijie Gao 
330*23f17164SWeijie Gao 	ret = priv->mii_write(priv, addr, MII_MMD_ACC_CTL_REG,
331*23f17164SWeijie Gao 			      (MMD_ADDR << MMD_CMD_S) |
332*23f17164SWeijie Gao 			      ((devad << MMD_DEVAD_S) & MMD_DEVAD_M));
333*23f17164SWeijie Gao 	if (ret)
334*23f17164SWeijie Gao 		return ret;
335*23f17164SWeijie Gao 
336*23f17164SWeijie Gao 	ret = priv->mii_write(priv, addr, MII_MMD_ADDR_DATA_REG, reg);
337*23f17164SWeijie Gao 	if (ret)
338*23f17164SWeijie Gao 		return ret;
339*23f17164SWeijie Gao 
340*23f17164SWeijie Gao 	ret = priv->mii_write(priv, addr, MII_MMD_ACC_CTL_REG,
341*23f17164SWeijie Gao 			      (MMD_DATA << MMD_CMD_S) |
342*23f17164SWeijie Gao 			      ((devad << MMD_DEVAD_S) & MMD_DEVAD_M));
343*23f17164SWeijie Gao 	if (ret)
344*23f17164SWeijie Gao 		return ret;
345*23f17164SWeijie Gao 
346*23f17164SWeijie Gao 	return priv->mii_write(priv, addr, MII_MMD_ADDR_DATA_REG, val);
347*23f17164SWeijie Gao }
348*23f17164SWeijie Gao 
mtk_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)349*23f17164SWeijie Gao static int mtk_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
350*23f17164SWeijie Gao {
351*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = bus->priv;
352*23f17164SWeijie Gao 
353*23f17164SWeijie Gao 	if (devad < 0)
354*23f17164SWeijie Gao 		return priv->mii_read(priv, addr, reg);
355*23f17164SWeijie Gao 	else
356*23f17164SWeijie Gao 		return priv->mmd_read(priv, addr, devad, reg);
357*23f17164SWeijie Gao }
358*23f17164SWeijie Gao 
mtk_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 val)359*23f17164SWeijie Gao static int mtk_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
360*23f17164SWeijie Gao 			  u16 val)
361*23f17164SWeijie Gao {
362*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = bus->priv;
363*23f17164SWeijie Gao 
364*23f17164SWeijie Gao 	if (devad < 0)
365*23f17164SWeijie Gao 		return priv->mii_write(priv, addr, reg, val);
366*23f17164SWeijie Gao 	else
367*23f17164SWeijie Gao 		return priv->mmd_write(priv, addr, devad, reg, val);
368*23f17164SWeijie Gao }
369*23f17164SWeijie Gao 
mtk_mdio_register(struct udevice * dev)370*23f17164SWeijie Gao static int mtk_mdio_register(struct udevice *dev)
371*23f17164SWeijie Gao {
372*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
373*23f17164SWeijie Gao 	struct mii_dev *mdio_bus = mdio_alloc();
374*23f17164SWeijie Gao 	int ret;
375*23f17164SWeijie Gao 
376*23f17164SWeijie Gao 	if (!mdio_bus)
377*23f17164SWeijie Gao 		return -ENOMEM;
378*23f17164SWeijie Gao 
379*23f17164SWeijie Gao 	/* Assign MDIO access APIs according to the switch/phy */
380*23f17164SWeijie Gao 	switch (priv->sw) {
381*23f17164SWeijie Gao 	case SW_MT7530:
382*23f17164SWeijie Gao 		priv->mii_read = mtk_mii_read;
383*23f17164SWeijie Gao 		priv->mii_write = mtk_mii_write;
384*23f17164SWeijie Gao 		priv->mmd_read = mtk_mmd_ind_read;
385*23f17164SWeijie Gao 		priv->mmd_write = mtk_mmd_ind_write;
386*23f17164SWeijie Gao 		break;
387*23f17164SWeijie Gao 	default:
388*23f17164SWeijie Gao 		priv->mii_read = mtk_mii_read;
389*23f17164SWeijie Gao 		priv->mii_write = mtk_mii_write;
390*23f17164SWeijie Gao 		priv->mmd_read = mtk_mmd_read;
391*23f17164SWeijie Gao 		priv->mmd_write = mtk_mmd_write;
392*23f17164SWeijie Gao 	}
393*23f17164SWeijie Gao 
394*23f17164SWeijie Gao 	mdio_bus->read = mtk_mdio_read;
395*23f17164SWeijie Gao 	mdio_bus->write = mtk_mdio_write;
396*23f17164SWeijie Gao 	snprintf(mdio_bus->name, sizeof(mdio_bus->name), dev->name);
397*23f17164SWeijie Gao 
398*23f17164SWeijie Gao 	mdio_bus->priv = (void *)priv;
399*23f17164SWeijie Gao 
400*23f17164SWeijie Gao 	ret = mdio_register(mdio_bus);
401*23f17164SWeijie Gao 
402*23f17164SWeijie Gao 	if (ret)
403*23f17164SWeijie Gao 		return ret;
404*23f17164SWeijie Gao 
405*23f17164SWeijie Gao 	priv->mdio_bus = mdio_bus;
406*23f17164SWeijie Gao 
407*23f17164SWeijie Gao 	return 0;
408*23f17164SWeijie Gao }
409*23f17164SWeijie Gao 
410*23f17164SWeijie Gao /*
411*23f17164SWeijie Gao  * MT7530 Internal Register Address Bits
412*23f17164SWeijie Gao  * -------------------------------------------------------------------
413*23f17164SWeijie Gao  * | 15  14  13  12  11  10   9   8   7   6 | 5   4   3   2 | 1   0  |
414*23f17164SWeijie Gao  * |----------------------------------------|---------------|--------|
415*23f17164SWeijie Gao  * |              Page Address              |  Reg Address  | Unused |
416*23f17164SWeijie Gao  * -------------------------------------------------------------------
417*23f17164SWeijie Gao  */
418*23f17164SWeijie Gao 
mt7530_reg_read(struct mtk_eth_priv * priv,u32 reg,u32 * data)419*23f17164SWeijie Gao static int mt7530_reg_read(struct mtk_eth_priv *priv, u32 reg, u32 *data)
420*23f17164SWeijie Gao {
421*23f17164SWeijie Gao 	int ret, low_word, high_word;
422*23f17164SWeijie Gao 
423*23f17164SWeijie Gao 	/* Write page address */
424*23f17164SWeijie Gao 	ret = mtk_mii_write(priv, priv->mt7530_smi_addr, 0x1f, reg >> 6);
425*23f17164SWeijie Gao 	if (ret)
426*23f17164SWeijie Gao 		return ret;
427*23f17164SWeijie Gao 
428*23f17164SWeijie Gao 	/* Read low word */
429*23f17164SWeijie Gao 	low_word = mtk_mii_read(priv, priv->mt7530_smi_addr, (reg >> 2) & 0xf);
430*23f17164SWeijie Gao 	if (low_word < 0)
431*23f17164SWeijie Gao 		return low_word;
432*23f17164SWeijie Gao 
433*23f17164SWeijie Gao 	/* Read high word */
434*23f17164SWeijie Gao 	high_word = mtk_mii_read(priv, priv->mt7530_smi_addr, 0x10);
435*23f17164SWeijie Gao 	if (high_word < 0)
436*23f17164SWeijie Gao 		return high_word;
437*23f17164SWeijie Gao 
438*23f17164SWeijie Gao 	if (data)
439*23f17164SWeijie Gao 		*data = ((u32)high_word << 16) | (low_word & 0xffff);
440*23f17164SWeijie Gao 
441*23f17164SWeijie Gao 	return 0;
442*23f17164SWeijie Gao }
443*23f17164SWeijie Gao 
mt7530_reg_write(struct mtk_eth_priv * priv,u32 reg,u32 data)444*23f17164SWeijie Gao static int mt7530_reg_write(struct mtk_eth_priv *priv, u32 reg, u32 data)
445*23f17164SWeijie Gao {
446*23f17164SWeijie Gao 	int ret;
447*23f17164SWeijie Gao 
448*23f17164SWeijie Gao 	/* Write page address */
449*23f17164SWeijie Gao 	ret = mtk_mii_write(priv, priv->mt7530_smi_addr, 0x1f, reg >> 6);
450*23f17164SWeijie Gao 	if (ret)
451*23f17164SWeijie Gao 		return ret;
452*23f17164SWeijie Gao 
453*23f17164SWeijie Gao 	/* Write low word */
454*23f17164SWeijie Gao 	ret = mtk_mii_write(priv, priv->mt7530_smi_addr, (reg >> 2) & 0xf,
455*23f17164SWeijie Gao 			    data & 0xffff);
456*23f17164SWeijie Gao 	if (ret)
457*23f17164SWeijie Gao 		return ret;
458*23f17164SWeijie Gao 
459*23f17164SWeijie Gao 	/* Write high word */
460*23f17164SWeijie Gao 	return mtk_mii_write(priv, priv->mt7530_smi_addr, 0x10, data >> 16);
461*23f17164SWeijie Gao }
462*23f17164SWeijie Gao 
mt7530_reg_rmw(struct mtk_eth_priv * priv,u32 reg,u32 clr,u32 set)463*23f17164SWeijie Gao static void mt7530_reg_rmw(struct mtk_eth_priv *priv, u32 reg, u32 clr,
464*23f17164SWeijie Gao 			   u32 set)
465*23f17164SWeijie Gao {
466*23f17164SWeijie Gao 	u32 val;
467*23f17164SWeijie Gao 
468*23f17164SWeijie Gao 	mt7530_reg_read(priv, reg, &val);
469*23f17164SWeijie Gao 	val &= ~clr;
470*23f17164SWeijie Gao 	val |= set;
471*23f17164SWeijie Gao 	mt7530_reg_write(priv, reg, val);
472*23f17164SWeijie Gao }
473*23f17164SWeijie Gao 
mt7530_core_reg_write(struct mtk_eth_priv * priv,u32 reg,u32 val)474*23f17164SWeijie Gao static void mt7530_core_reg_write(struct mtk_eth_priv *priv, u32 reg, u32 val)
475*23f17164SWeijie Gao {
476*23f17164SWeijie Gao 	u8 phy_addr = MT7530_PHY_ADDR(priv->mt7530_phy_base, 0);
477*23f17164SWeijie Gao 
478*23f17164SWeijie Gao 	mtk_mmd_ind_write(priv, phy_addr, 0x1f, reg, val);
479*23f17164SWeijie Gao }
480*23f17164SWeijie Gao 
mt7530_pad_clk_setup(struct mtk_eth_priv * priv,int mode)481*23f17164SWeijie Gao static int mt7530_pad_clk_setup(struct mtk_eth_priv *priv, int mode)
482*23f17164SWeijie Gao {
483*23f17164SWeijie Gao 	u32 ncpo1, ssc_delta;
484*23f17164SWeijie Gao 
485*23f17164SWeijie Gao 	switch (mode) {
486*23f17164SWeijie Gao 	case PHY_INTERFACE_MODE_RGMII:
487*23f17164SWeijie Gao 		ncpo1 = 0x0c80;
488*23f17164SWeijie Gao 		ssc_delta = 0x87;
489*23f17164SWeijie Gao 		break;
490*23f17164SWeijie Gao 	default:
491*23f17164SWeijie Gao 		printf("error: xMII mode %d not supported\n", mode);
492*23f17164SWeijie Gao 		return -EINVAL;
493*23f17164SWeijie Gao 	}
494*23f17164SWeijie Gao 
495*23f17164SWeijie Gao 	/* Disable MT7530 core clock */
496*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_TRGMII_GSW_CLK_CG, 0);
497*23f17164SWeijie Gao 
498*23f17164SWeijie Gao 	/* Disable MT7530 PLL */
499*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_GSWPLL_GRP1,
500*23f17164SWeijie Gao 			      (2 << RG_GSWPLL_POSDIV_200M_S) |
501*23f17164SWeijie Gao 			      (32 << RG_GSWPLL_FBKDIV_200M_S));
502*23f17164SWeijie Gao 
503*23f17164SWeijie Gao 	/* For MT7530 core clock = 500Mhz */
504*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_GSWPLL_GRP2,
505*23f17164SWeijie Gao 			      (1 << RG_GSWPLL_POSDIV_500M_S) |
506*23f17164SWeijie Gao 			      (25 << RG_GSWPLL_FBKDIV_500M_S));
507*23f17164SWeijie Gao 
508*23f17164SWeijie Gao 	/* Enable MT7530 PLL */
509*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_GSWPLL_GRP1,
510*23f17164SWeijie Gao 			      (2 << RG_GSWPLL_POSDIV_200M_S) |
511*23f17164SWeijie Gao 			      (32 << RG_GSWPLL_FBKDIV_200M_S) |
512*23f17164SWeijie Gao 			      RG_GSWPLL_EN_PRE);
513*23f17164SWeijie Gao 
514*23f17164SWeijie Gao 	udelay(20);
515*23f17164SWeijie Gao 
516*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_TRGMII_GSW_CLK_CG, REG_GSWCK_EN);
517*23f17164SWeijie Gao 
518*23f17164SWeijie Gao 	/* Setup the MT7530 TRGMII Tx Clock */
519*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_PLL_GROUP5, ncpo1);
520*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_PLL_GROUP6, 0);
521*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_PLL_GROUP10, ssc_delta);
522*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_PLL_GROUP11, ssc_delta);
523*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_PLL_GROUP4, RG_SYSPLL_DDSFBK_EN |
524*23f17164SWeijie Gao 			      RG_SYSPLL_BIAS_EN | RG_SYSPLL_BIAS_LPF_EN);
525*23f17164SWeijie Gao 
526*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_PLL_GROUP2,
527*23f17164SWeijie Gao 			      RG_SYSPLL_EN_NORMAL | RG_SYSPLL_VODEN |
528*23f17164SWeijie Gao 			      (1 << RG_SYSPLL_POSDIV_S));
529*23f17164SWeijie Gao 
530*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_PLL_GROUP7,
531*23f17164SWeijie Gao 			      RG_LCDDS_PCW_NCPO_CHG | (3 << RG_LCCDS_C_S) |
532*23f17164SWeijie Gao 			      RG_LCDDS_PWDB | RG_LCDDS_ISO_EN);
533*23f17164SWeijie Gao 
534*23f17164SWeijie Gao 	/* Enable MT7530 core clock */
535*23f17164SWeijie Gao 	mt7530_core_reg_write(priv, CORE_TRGMII_GSW_CLK_CG,
536*23f17164SWeijie Gao 			      REG_GSWCK_EN | REG_TRGMIICK_EN);
537*23f17164SWeijie Gao 
538*23f17164SWeijie Gao 	return 0;
539*23f17164SWeijie Gao }
540*23f17164SWeijie Gao 
mt7530_setup(struct mtk_eth_priv * priv)541*23f17164SWeijie Gao static int mt7530_setup(struct mtk_eth_priv *priv)
542*23f17164SWeijie Gao {
543*23f17164SWeijie Gao 	u16 phy_addr, phy_val;
544*23f17164SWeijie Gao 	u32 val;
545*23f17164SWeijie Gao 	int i;
546*23f17164SWeijie Gao 
547*23f17164SWeijie Gao 	/* Select 250MHz clk for RGMII mode */
548*23f17164SWeijie Gao 	mtk_ethsys_rmw(priv, ETHSYS_CLKCFG0_REG,
549*23f17164SWeijie Gao 		       ETHSYS_TRGMII_CLK_SEL362_5, 0);
550*23f17164SWeijie Gao 
551*23f17164SWeijie Gao 	/* Global reset switch */
552*23f17164SWeijie Gao 	if (priv->mcm) {
553*23f17164SWeijie Gao 		reset_assert(&priv->rst_mcm);
554*23f17164SWeijie Gao 		udelay(1000);
555*23f17164SWeijie Gao 		reset_deassert(&priv->rst_mcm);
556*23f17164SWeijie Gao 		mdelay(1000);
557*23f17164SWeijie Gao 	} else if (dm_gpio_is_valid(&priv->rst_gpio)) {
558*23f17164SWeijie Gao 		dm_gpio_set_value(&priv->rst_gpio, 0);
559*23f17164SWeijie Gao 		udelay(1000);
560*23f17164SWeijie Gao 		dm_gpio_set_value(&priv->rst_gpio, 1);
561*23f17164SWeijie Gao 		mdelay(1000);
562*23f17164SWeijie Gao 	}
563*23f17164SWeijie Gao 
564*23f17164SWeijie Gao 	/* Modify HWTRAP first to allow direct access to internal PHYs */
565*23f17164SWeijie Gao 	mt7530_reg_read(priv, HWTRAP_REG, &val);
566*23f17164SWeijie Gao 	val |= CHG_TRAP;
567*23f17164SWeijie Gao 	val &= ~C_MDIO_BPS;
568*23f17164SWeijie Gao 	mt7530_reg_write(priv, MHWTRAP_REG, val);
569*23f17164SWeijie Gao 
570*23f17164SWeijie Gao 	/* Calculate the phy base address */
571*23f17164SWeijie Gao 	val = ((val & SMI_ADDR_M) >> SMI_ADDR_S) << 3;
572*23f17164SWeijie Gao 	priv->mt7530_phy_base = (val | 0x7) + 1;
573*23f17164SWeijie Gao 
574*23f17164SWeijie Gao 	/* Turn off PHYs */
575*23f17164SWeijie Gao 	for (i = 0; i < MT7530_NUM_PHYS; i++) {
576*23f17164SWeijie Gao 		phy_addr = MT7530_PHY_ADDR(priv->mt7530_phy_base, i);
577*23f17164SWeijie Gao 		phy_val = priv->mii_read(priv, phy_addr, MII_BMCR);
578*23f17164SWeijie Gao 		phy_val |= BMCR_PDOWN;
579*23f17164SWeijie Gao 		priv->mii_write(priv, phy_addr, MII_BMCR, phy_val);
580*23f17164SWeijie Gao 	}
581*23f17164SWeijie Gao 
582*23f17164SWeijie Gao 	/* Force MAC link down before reset */
583*23f17164SWeijie Gao 	mt7530_reg_write(priv, PCMR_REG(5), FORCE_MODE);
584*23f17164SWeijie Gao 	mt7530_reg_write(priv, PCMR_REG(6), FORCE_MODE);
585*23f17164SWeijie Gao 
586*23f17164SWeijie Gao 	/* MT7530 reset */
587*23f17164SWeijie Gao 	mt7530_reg_write(priv, SYS_CTRL_REG, SW_SYS_RST | SW_REG_RST);
588*23f17164SWeijie Gao 	udelay(100);
589*23f17164SWeijie Gao 
590*23f17164SWeijie Gao 	val = (1 << IPG_CFG_S) |
591*23f17164SWeijie Gao 	      MAC_MODE | FORCE_MODE |
592*23f17164SWeijie Gao 	      MAC_TX_EN | MAC_RX_EN |
593*23f17164SWeijie Gao 	      BKOFF_EN | BACKPR_EN |
594*23f17164SWeijie Gao 	      (SPEED_1000M << FORCE_SPD_S) |
595*23f17164SWeijie Gao 	      FORCE_DPX | FORCE_LINK;
596*23f17164SWeijie Gao 
597*23f17164SWeijie Gao 	/* MT7530 Port6: Forced 1000M/FD, FC disabled */
598*23f17164SWeijie Gao 	mt7530_reg_write(priv, PCMR_REG(6), val);
599*23f17164SWeijie Gao 
600*23f17164SWeijie Gao 	/* MT7530 Port5: Forced link down */
601*23f17164SWeijie Gao 	mt7530_reg_write(priv, PCMR_REG(5), FORCE_MODE);
602*23f17164SWeijie Gao 
603*23f17164SWeijie Gao 	/* MT7530 Port6: Set to RGMII */
604*23f17164SWeijie Gao 	mt7530_reg_rmw(priv, MT7530_P6ECR, P6_INTF_MODE_M, P6_INTF_MODE_RGMII);
605*23f17164SWeijie Gao 
606*23f17164SWeijie Gao 	/* Hardware Trap: Enable Port6, Disable Port5 */
607*23f17164SWeijie Gao 	mt7530_reg_read(priv, HWTRAP_REG, &val);
608*23f17164SWeijie Gao 	val |= CHG_TRAP | LOOPDET_DIS | P5_INTF_DIS |
609*23f17164SWeijie Gao 	       (P5_INTF_SEL_GMAC5 << P5_INTF_SEL_S) |
610*23f17164SWeijie Gao 	       (P5_INTF_MODE_RGMII << P5_INTF_MODE_S);
611*23f17164SWeijie Gao 	val &= ~(C_MDIO_BPS | P6_INTF_DIS);
612*23f17164SWeijie Gao 	mt7530_reg_write(priv, MHWTRAP_REG, val);
613*23f17164SWeijie Gao 
614*23f17164SWeijie Gao 	/* Setup switch core pll */
615*23f17164SWeijie Gao 	mt7530_pad_clk_setup(priv, priv->phy_interface);
616*23f17164SWeijie Gao 
617*23f17164SWeijie Gao 	/* Lower Tx Driving for TRGMII path */
618*23f17164SWeijie Gao 	for (i = 0 ; i < NUM_TRGMII_CTRL ; i++)
619*23f17164SWeijie Gao 		mt7530_reg_write(priv, MT7530_TRGMII_TD_ODT(i),
620*23f17164SWeijie Gao 				 (8 << TD_DM_DRVP_S) | (8 << TD_DM_DRVN_S));
621*23f17164SWeijie Gao 
622*23f17164SWeijie Gao 	for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
623*23f17164SWeijie Gao 		mt7530_reg_rmw(priv, MT7530_TRGMII_RD(i), RD_TAP_M, 16);
624*23f17164SWeijie Gao 
625*23f17164SWeijie Gao 	/* Turn on PHYs */
626*23f17164SWeijie Gao 	for (i = 0; i < MT7530_NUM_PHYS; i++) {
627*23f17164SWeijie Gao 		phy_addr = MT7530_PHY_ADDR(priv->mt7530_phy_base, i);
628*23f17164SWeijie Gao 		phy_val = priv->mii_read(priv, phy_addr, MII_BMCR);
629*23f17164SWeijie Gao 		phy_val &= ~BMCR_PDOWN;
630*23f17164SWeijie Gao 		priv->mii_write(priv, phy_addr, MII_BMCR, phy_val);
631*23f17164SWeijie Gao 	}
632*23f17164SWeijie Gao 
633*23f17164SWeijie Gao 	/* Set port isolation */
634*23f17164SWeijie Gao 	for (i = 0; i < 8; i++) {
635*23f17164SWeijie Gao 		/* Set port matrix mode */
636*23f17164SWeijie Gao 		if (i != 6)
637*23f17164SWeijie Gao 			mt7530_reg_write(priv, PCR_REG(i),
638*23f17164SWeijie Gao 					 (0x40 << PORT_MATRIX_S));
639*23f17164SWeijie Gao 		else
640*23f17164SWeijie Gao 			mt7530_reg_write(priv, PCR_REG(i),
641*23f17164SWeijie Gao 					 (0x3f << PORT_MATRIX_S));
642*23f17164SWeijie Gao 
643*23f17164SWeijie Gao 		/* Set port mode to user port */
644*23f17164SWeijie Gao 		mt7530_reg_write(priv, PVC_REG(i),
645*23f17164SWeijie Gao 				 (0x8100 << STAG_VPID_S) |
646*23f17164SWeijie Gao 				 (VLAN_ATTR_USER << VLAN_ATTR_S));
647*23f17164SWeijie Gao 	}
648*23f17164SWeijie Gao 
649*23f17164SWeijie Gao 	return 0;
650*23f17164SWeijie Gao }
651*23f17164SWeijie Gao 
mtk_phy_link_adjust(struct mtk_eth_priv * priv)652*23f17164SWeijie Gao static void mtk_phy_link_adjust(struct mtk_eth_priv *priv)
653*23f17164SWeijie Gao {
654*23f17164SWeijie Gao 	u16 lcl_adv = 0, rmt_adv = 0;
655*23f17164SWeijie Gao 	u8 flowctrl;
656*23f17164SWeijie Gao 	u32 mcr;
657*23f17164SWeijie Gao 
658*23f17164SWeijie Gao 	mcr = (1 << IPG_CFG_S) |
659*23f17164SWeijie Gao 	      (MAC_RX_PKT_LEN_1536 << MAC_RX_PKT_LEN_S) |
660*23f17164SWeijie Gao 	      MAC_MODE | FORCE_MODE |
661*23f17164SWeijie Gao 	      MAC_TX_EN | MAC_RX_EN |
662*23f17164SWeijie Gao 	      BKOFF_EN | BACKPR_EN;
663*23f17164SWeijie Gao 
664*23f17164SWeijie Gao 	switch (priv->phydev->speed) {
665*23f17164SWeijie Gao 	case SPEED_10:
666*23f17164SWeijie Gao 		mcr |= (SPEED_10M << FORCE_SPD_S);
667*23f17164SWeijie Gao 		break;
668*23f17164SWeijie Gao 	case SPEED_100:
669*23f17164SWeijie Gao 		mcr |= (SPEED_100M << FORCE_SPD_S);
670*23f17164SWeijie Gao 		break;
671*23f17164SWeijie Gao 	case SPEED_1000:
672*23f17164SWeijie Gao 		mcr |= (SPEED_1000M << FORCE_SPD_S);
673*23f17164SWeijie Gao 		break;
674*23f17164SWeijie Gao 	};
675*23f17164SWeijie Gao 
676*23f17164SWeijie Gao 	if (priv->phydev->link)
677*23f17164SWeijie Gao 		mcr |= FORCE_LINK;
678*23f17164SWeijie Gao 
679*23f17164SWeijie Gao 	if (priv->phydev->duplex) {
680*23f17164SWeijie Gao 		mcr |= FORCE_DPX;
681*23f17164SWeijie Gao 
682*23f17164SWeijie Gao 		if (priv->phydev->pause)
683*23f17164SWeijie Gao 			rmt_adv = LPA_PAUSE_CAP;
684*23f17164SWeijie Gao 		if (priv->phydev->asym_pause)
685*23f17164SWeijie Gao 			rmt_adv |= LPA_PAUSE_ASYM;
686*23f17164SWeijie Gao 
687*23f17164SWeijie Gao 		if (priv->phydev->advertising & ADVERTISED_Pause)
688*23f17164SWeijie Gao 			lcl_adv |= ADVERTISE_PAUSE_CAP;
689*23f17164SWeijie Gao 		if (priv->phydev->advertising & ADVERTISED_Asym_Pause)
690*23f17164SWeijie Gao 			lcl_adv |= ADVERTISE_PAUSE_ASYM;
691*23f17164SWeijie Gao 
692*23f17164SWeijie Gao 		flowctrl = mii_resolve_flowctrl_fdx(lcl_adv, rmt_adv);
693*23f17164SWeijie Gao 
694*23f17164SWeijie Gao 		if (flowctrl & FLOW_CTRL_TX)
695*23f17164SWeijie Gao 			mcr |= FORCE_TX_FC;
696*23f17164SWeijie Gao 		if (flowctrl & FLOW_CTRL_RX)
697*23f17164SWeijie Gao 			mcr |= FORCE_RX_FC;
698*23f17164SWeijie Gao 
699*23f17164SWeijie Gao 		debug("rx pause %s, tx pause %s\n",
700*23f17164SWeijie Gao 		      flowctrl & FLOW_CTRL_RX ? "enabled" : "disabled",
701*23f17164SWeijie Gao 		      flowctrl & FLOW_CTRL_TX ? "enabled" : "disabled");
702*23f17164SWeijie Gao 	}
703*23f17164SWeijie Gao 
704*23f17164SWeijie Gao 	mtk_gmac_write(priv, GMAC_PORT_MCR(priv->gmac_id), mcr);
705*23f17164SWeijie Gao }
706*23f17164SWeijie Gao 
mtk_phy_start(struct mtk_eth_priv * priv)707*23f17164SWeijie Gao static int mtk_phy_start(struct mtk_eth_priv *priv)
708*23f17164SWeijie Gao {
709*23f17164SWeijie Gao 	struct phy_device *phydev = priv->phydev;
710*23f17164SWeijie Gao 	int ret;
711*23f17164SWeijie Gao 
712*23f17164SWeijie Gao 	ret = phy_startup(phydev);
713*23f17164SWeijie Gao 
714*23f17164SWeijie Gao 	if (ret) {
715*23f17164SWeijie Gao 		debug("Could not initialize PHY %s\n", phydev->dev->name);
716*23f17164SWeijie Gao 		return ret;
717*23f17164SWeijie Gao 	}
718*23f17164SWeijie Gao 
719*23f17164SWeijie Gao 	if (!phydev->link) {
720*23f17164SWeijie Gao 		debug("%s: link down.\n", phydev->dev->name);
721*23f17164SWeijie Gao 		return 0;
722*23f17164SWeijie Gao 	}
723*23f17164SWeijie Gao 
724*23f17164SWeijie Gao 	mtk_phy_link_adjust(priv);
725*23f17164SWeijie Gao 
726*23f17164SWeijie Gao 	debug("Speed: %d, %s duplex%s\n", phydev->speed,
727*23f17164SWeijie Gao 	      (phydev->duplex) ? "full" : "half",
728*23f17164SWeijie Gao 	      (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
729*23f17164SWeijie Gao 
730*23f17164SWeijie Gao 	return 0;
731*23f17164SWeijie Gao }
732*23f17164SWeijie Gao 
mtk_phy_probe(struct udevice * dev)733*23f17164SWeijie Gao static int mtk_phy_probe(struct udevice *dev)
734*23f17164SWeijie Gao {
735*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
736*23f17164SWeijie Gao 	struct phy_device *phydev;
737*23f17164SWeijie Gao 
738*23f17164SWeijie Gao 	phydev = phy_connect(priv->mdio_bus, priv->phy_addr, dev,
739*23f17164SWeijie Gao 			     priv->phy_interface);
740*23f17164SWeijie Gao 	if (!phydev)
741*23f17164SWeijie Gao 		return -ENODEV;
742*23f17164SWeijie Gao 
743*23f17164SWeijie Gao 	phydev->supported &= PHY_GBIT_FEATURES;
744*23f17164SWeijie Gao 	phydev->advertising = phydev->supported;
745*23f17164SWeijie Gao 
746*23f17164SWeijie Gao 	priv->phydev = phydev;
747*23f17164SWeijie Gao 	phy_config(phydev);
748*23f17164SWeijie Gao 
749*23f17164SWeijie Gao 	return 0;
750*23f17164SWeijie Gao }
751*23f17164SWeijie Gao 
mtk_mac_init(struct mtk_eth_priv * priv)752*23f17164SWeijie Gao static void mtk_mac_init(struct mtk_eth_priv *priv)
753*23f17164SWeijie Gao {
754*23f17164SWeijie Gao 	int i, ge_mode = 0;
755*23f17164SWeijie Gao 	u32 mcr;
756*23f17164SWeijie Gao 
757*23f17164SWeijie Gao 	switch (priv->phy_interface) {
758*23f17164SWeijie Gao 	case PHY_INTERFACE_MODE_RGMII_RXID:
759*23f17164SWeijie Gao 	case PHY_INTERFACE_MODE_RGMII:
760*23f17164SWeijie Gao 	case PHY_INTERFACE_MODE_SGMII:
761*23f17164SWeijie Gao 		ge_mode = GE_MODE_RGMII;
762*23f17164SWeijie Gao 		break;
763*23f17164SWeijie Gao 	case PHY_INTERFACE_MODE_MII:
764*23f17164SWeijie Gao 	case PHY_INTERFACE_MODE_GMII:
765*23f17164SWeijie Gao 		ge_mode = GE_MODE_MII;
766*23f17164SWeijie Gao 		break;
767*23f17164SWeijie Gao 	case PHY_INTERFACE_MODE_RMII:
768*23f17164SWeijie Gao 		ge_mode = GE_MODE_RMII;
769*23f17164SWeijie Gao 		break;
770*23f17164SWeijie Gao 	default:
771*23f17164SWeijie Gao 		break;
772*23f17164SWeijie Gao 	}
773*23f17164SWeijie Gao 
774*23f17164SWeijie Gao 	/* set the gmac to the right mode */
775*23f17164SWeijie Gao 	mtk_ethsys_rmw(priv, ETHSYS_SYSCFG0_REG,
776*23f17164SWeijie Gao 		       SYSCFG0_GE_MODE_M << SYSCFG0_GE_MODE_S(priv->gmac_id),
777*23f17164SWeijie Gao 		       ge_mode << SYSCFG0_GE_MODE_S(priv->gmac_id));
778*23f17164SWeijie Gao 
779*23f17164SWeijie Gao 	if (priv->force_mode) {
780*23f17164SWeijie Gao 		mcr = (1 << IPG_CFG_S) |
781*23f17164SWeijie Gao 		      (MAC_RX_PKT_LEN_1536 << MAC_RX_PKT_LEN_S) |
782*23f17164SWeijie Gao 		      MAC_MODE | FORCE_MODE |
783*23f17164SWeijie Gao 		      MAC_TX_EN | MAC_RX_EN |
784*23f17164SWeijie Gao 		      BKOFF_EN | BACKPR_EN |
785*23f17164SWeijie Gao 		      FORCE_LINK;
786*23f17164SWeijie Gao 
787*23f17164SWeijie Gao 		switch (priv->speed) {
788*23f17164SWeijie Gao 		case SPEED_10:
789*23f17164SWeijie Gao 			mcr |= SPEED_10M << FORCE_SPD_S;
790*23f17164SWeijie Gao 			break;
791*23f17164SWeijie Gao 		case SPEED_100:
792*23f17164SWeijie Gao 			mcr |= SPEED_100M << FORCE_SPD_S;
793*23f17164SWeijie Gao 			break;
794*23f17164SWeijie Gao 		case SPEED_1000:
795*23f17164SWeijie Gao 			mcr |= SPEED_1000M << FORCE_SPD_S;
796*23f17164SWeijie Gao 			break;
797*23f17164SWeijie Gao 		}
798*23f17164SWeijie Gao 
799*23f17164SWeijie Gao 		if (priv->duplex)
800*23f17164SWeijie Gao 			mcr |= FORCE_DPX;
801*23f17164SWeijie Gao 
802*23f17164SWeijie Gao 		mtk_gmac_write(priv, GMAC_PORT_MCR(priv->gmac_id), mcr);
803*23f17164SWeijie Gao 	}
804*23f17164SWeijie Gao 
805*23f17164SWeijie Gao 	if (priv->soc == SOC_MT7623) {
806*23f17164SWeijie Gao 		/* Lower Tx Driving for TRGMII path */
807*23f17164SWeijie Gao 		for (i = 0 ; i < NUM_TRGMII_CTRL; i++)
808*23f17164SWeijie Gao 			mtk_gmac_write(priv, GMAC_TRGMII_TD_ODT(i),
809*23f17164SWeijie Gao 				       (8 << TD_DM_DRVP_S) |
810*23f17164SWeijie Gao 				       (8 << TD_DM_DRVN_S));
811*23f17164SWeijie Gao 
812*23f17164SWeijie Gao 		mtk_gmac_rmw(priv, GMAC_TRGMII_RCK_CTRL, 0,
813*23f17164SWeijie Gao 			     RX_RST | RXC_DQSISEL);
814*23f17164SWeijie Gao 		mtk_gmac_rmw(priv, GMAC_TRGMII_RCK_CTRL, RX_RST, 0);
815*23f17164SWeijie Gao 	}
816*23f17164SWeijie Gao }
817*23f17164SWeijie Gao 
mtk_eth_fifo_init(struct mtk_eth_priv * priv)818*23f17164SWeijie Gao static void mtk_eth_fifo_init(struct mtk_eth_priv *priv)
819*23f17164SWeijie Gao {
820*23f17164SWeijie Gao 	char *pkt_base = priv->pkt_pool;
821*23f17164SWeijie Gao 	int i;
822*23f17164SWeijie Gao 
823*23f17164SWeijie Gao 	mtk_pdma_rmw(priv, PDMA_GLO_CFG_REG, 0xffff0000, 0);
824*23f17164SWeijie Gao 	udelay(500);
825*23f17164SWeijie Gao 
826*23f17164SWeijie Gao 	memset(priv->tx_ring_noc, 0, NUM_TX_DESC * sizeof(struct pdma_txdesc));
827*23f17164SWeijie Gao 	memset(priv->rx_ring_noc, 0, NUM_RX_DESC * sizeof(struct pdma_rxdesc));
828*23f17164SWeijie Gao 	memset(priv->pkt_pool, 0, TOTAL_PKT_BUF_SIZE);
829*23f17164SWeijie Gao 
830*23f17164SWeijie Gao 	flush_dcache_range((u32)pkt_base, (u32)(pkt_base + TOTAL_PKT_BUF_SIZE));
831*23f17164SWeijie Gao 
832*23f17164SWeijie Gao 	priv->rx_dma_owner_idx0 = 0;
833*23f17164SWeijie Gao 	priv->tx_cpu_owner_idx0 = 0;
834*23f17164SWeijie Gao 
835*23f17164SWeijie Gao 	for (i = 0; i < NUM_TX_DESC; i++) {
836*23f17164SWeijie Gao 		priv->tx_ring_noc[i].txd_info2.LS0 = 1;
837*23f17164SWeijie Gao 		priv->tx_ring_noc[i].txd_info2.DDONE = 1;
838*23f17164SWeijie Gao 		priv->tx_ring_noc[i].txd_info4.FPORT = priv->gmac_id + 1;
839*23f17164SWeijie Gao 
840*23f17164SWeijie Gao 		priv->tx_ring_noc[i].txd_info1.SDP0 = virt_to_phys(pkt_base);
841*23f17164SWeijie Gao 		pkt_base += PKTSIZE_ALIGN;
842*23f17164SWeijie Gao 	}
843*23f17164SWeijie Gao 
844*23f17164SWeijie Gao 	for (i = 0; i < NUM_RX_DESC; i++) {
845*23f17164SWeijie Gao 		priv->rx_ring_noc[i].rxd_info2.PLEN0 = PKTSIZE_ALIGN;
846*23f17164SWeijie Gao 		priv->rx_ring_noc[i].rxd_info1.PDP0 = virt_to_phys(pkt_base);
847*23f17164SWeijie Gao 		pkt_base += PKTSIZE_ALIGN;
848*23f17164SWeijie Gao 	}
849*23f17164SWeijie Gao 
850*23f17164SWeijie Gao 	mtk_pdma_write(priv, TX_BASE_PTR_REG(0),
851*23f17164SWeijie Gao 		       virt_to_phys(priv->tx_ring_noc));
852*23f17164SWeijie Gao 	mtk_pdma_write(priv, TX_MAX_CNT_REG(0), NUM_TX_DESC);
853*23f17164SWeijie Gao 	mtk_pdma_write(priv, TX_CTX_IDX_REG(0), priv->tx_cpu_owner_idx0);
854*23f17164SWeijie Gao 
855*23f17164SWeijie Gao 	mtk_pdma_write(priv, RX_BASE_PTR_REG(0),
856*23f17164SWeijie Gao 		       virt_to_phys(priv->rx_ring_noc));
857*23f17164SWeijie Gao 	mtk_pdma_write(priv, RX_MAX_CNT_REG(0), NUM_RX_DESC);
858*23f17164SWeijie Gao 	mtk_pdma_write(priv, RX_CRX_IDX_REG(0), NUM_RX_DESC - 1);
859*23f17164SWeijie Gao 
860*23f17164SWeijie Gao 	mtk_pdma_write(priv, PDMA_RST_IDX_REG, RST_DTX_IDX0 | RST_DRX_IDX0);
861*23f17164SWeijie Gao }
862*23f17164SWeijie Gao 
mtk_eth_start(struct udevice * dev)863*23f17164SWeijie Gao static int mtk_eth_start(struct udevice *dev)
864*23f17164SWeijie Gao {
865*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
866*23f17164SWeijie Gao 	int ret;
867*23f17164SWeijie Gao 
868*23f17164SWeijie Gao 	/* Reset FE */
869*23f17164SWeijie Gao 	reset_assert(&priv->rst_fe);
870*23f17164SWeijie Gao 	udelay(1000);
871*23f17164SWeijie Gao 	reset_deassert(&priv->rst_fe);
872*23f17164SWeijie Gao 	mdelay(10);
873*23f17164SWeijie Gao 
874*23f17164SWeijie Gao 	/* Packets forward to PDMA */
875*23f17164SWeijie Gao 	mtk_gdma_write(priv, priv->gmac_id, GDMA_IG_CTRL_REG, GDMA_FWD_TO_CPU);
876*23f17164SWeijie Gao 
877*23f17164SWeijie Gao 	if (priv->gmac_id == 0)
878*23f17164SWeijie Gao 		mtk_gdma_write(priv, 1, GDMA_IG_CTRL_REG, GDMA_FWD_DISCARD);
879*23f17164SWeijie Gao 	else
880*23f17164SWeijie Gao 		mtk_gdma_write(priv, 0, GDMA_IG_CTRL_REG, GDMA_FWD_DISCARD);
881*23f17164SWeijie Gao 
882*23f17164SWeijie Gao 	udelay(500);
883*23f17164SWeijie Gao 
884*23f17164SWeijie Gao 	mtk_eth_fifo_init(priv);
885*23f17164SWeijie Gao 
886*23f17164SWeijie Gao 	/* Start PHY */
887*23f17164SWeijie Gao 	if (priv->sw == SW_NONE) {
888*23f17164SWeijie Gao 		ret = mtk_phy_start(priv);
889*23f17164SWeijie Gao 		if (ret)
890*23f17164SWeijie Gao 			return ret;
891*23f17164SWeijie Gao 	}
892*23f17164SWeijie Gao 
893*23f17164SWeijie Gao 	mtk_pdma_rmw(priv, PDMA_GLO_CFG_REG, 0,
894*23f17164SWeijie Gao 		     TX_WB_DDONE | RX_DMA_EN | TX_DMA_EN);
895*23f17164SWeijie Gao 	udelay(500);
896*23f17164SWeijie Gao 
897*23f17164SWeijie Gao 	return 0;
898*23f17164SWeijie Gao }
899*23f17164SWeijie Gao 
mtk_eth_stop(struct udevice * dev)900*23f17164SWeijie Gao static void mtk_eth_stop(struct udevice *dev)
901*23f17164SWeijie Gao {
902*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
903*23f17164SWeijie Gao 
904*23f17164SWeijie Gao 	mtk_pdma_rmw(priv, PDMA_GLO_CFG_REG,
905*23f17164SWeijie Gao 		     TX_WB_DDONE | RX_DMA_EN | TX_DMA_EN, 0);
906*23f17164SWeijie Gao 	udelay(500);
907*23f17164SWeijie Gao 
908*23f17164SWeijie Gao 	wait_for_bit_le32(priv->fe_base + PDMA_BASE + PDMA_GLO_CFG_REG,
909*23f17164SWeijie Gao 			  RX_DMA_BUSY | TX_DMA_BUSY, 0, 5000, 0);
910*23f17164SWeijie Gao }
911*23f17164SWeijie Gao 
mtk_eth_write_hwaddr(struct udevice * dev)912*23f17164SWeijie Gao static int mtk_eth_write_hwaddr(struct udevice *dev)
913*23f17164SWeijie Gao {
914*23f17164SWeijie Gao 	struct eth_pdata *pdata = dev_get_platdata(dev);
915*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
916*23f17164SWeijie Gao 	unsigned char *mac = pdata->enetaddr;
917*23f17164SWeijie Gao 	u32 macaddr_lsb, macaddr_msb;
918*23f17164SWeijie Gao 
919*23f17164SWeijie Gao 	macaddr_msb = ((u32)mac[0] << 8) | (u32)mac[1];
920*23f17164SWeijie Gao 	macaddr_lsb = ((u32)mac[2] << 24) | ((u32)mac[3] << 16) |
921*23f17164SWeijie Gao 		      ((u32)mac[4] << 8) | (u32)mac[5];
922*23f17164SWeijie Gao 
923*23f17164SWeijie Gao 	mtk_gdma_write(priv, priv->gmac_id, GDMA_MAC_MSB_REG, macaddr_msb);
924*23f17164SWeijie Gao 	mtk_gdma_write(priv, priv->gmac_id, GDMA_MAC_LSB_REG, macaddr_lsb);
925*23f17164SWeijie Gao 
926*23f17164SWeijie Gao 	return 0;
927*23f17164SWeijie Gao }
928*23f17164SWeijie Gao 
mtk_eth_send(struct udevice * dev,void * packet,int length)929*23f17164SWeijie Gao static int mtk_eth_send(struct udevice *dev, void *packet, int length)
930*23f17164SWeijie Gao {
931*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
932*23f17164SWeijie Gao 	u32 idx = priv->tx_cpu_owner_idx0;
933*23f17164SWeijie Gao 	void *pkt_base;
934*23f17164SWeijie Gao 
935*23f17164SWeijie Gao 	if (!priv->tx_ring_noc[idx].txd_info2.DDONE) {
936*23f17164SWeijie Gao 		debug("mtk-eth: TX DMA descriptor ring is full\n");
937*23f17164SWeijie Gao 		return -EPERM;
938*23f17164SWeijie Gao 	}
939*23f17164SWeijie Gao 
940*23f17164SWeijie Gao 	pkt_base = (void *)phys_to_virt(priv->tx_ring_noc[idx].txd_info1.SDP0);
941*23f17164SWeijie Gao 	memcpy(pkt_base, packet, length);
942*23f17164SWeijie Gao 	flush_dcache_range((u32)pkt_base, (u32)pkt_base +
943*23f17164SWeijie Gao 			   roundup(length, ARCH_DMA_MINALIGN));
944*23f17164SWeijie Gao 
945*23f17164SWeijie Gao 	priv->tx_ring_noc[idx].txd_info2.SDL0 = length;
946*23f17164SWeijie Gao 	priv->tx_ring_noc[idx].txd_info2.DDONE = 0;
947*23f17164SWeijie Gao 
948*23f17164SWeijie Gao 	priv->tx_cpu_owner_idx0 = (priv->tx_cpu_owner_idx0 + 1) % NUM_TX_DESC;
949*23f17164SWeijie Gao 	mtk_pdma_write(priv, TX_CTX_IDX_REG(0), priv->tx_cpu_owner_idx0);
950*23f17164SWeijie Gao 
951*23f17164SWeijie Gao 	return 0;
952*23f17164SWeijie Gao }
953*23f17164SWeijie Gao 
mtk_eth_recv(struct udevice * dev,int flags,uchar ** packetp)954*23f17164SWeijie Gao static int mtk_eth_recv(struct udevice *dev, int flags, uchar **packetp)
955*23f17164SWeijie Gao {
956*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
957*23f17164SWeijie Gao 	u32 idx = priv->rx_dma_owner_idx0;
958*23f17164SWeijie Gao 	uchar *pkt_base;
959*23f17164SWeijie Gao 	u32 length;
960*23f17164SWeijie Gao 
961*23f17164SWeijie Gao 	if (!priv->rx_ring_noc[idx].rxd_info2.DDONE) {
962*23f17164SWeijie Gao 		debug("mtk-eth: RX DMA descriptor ring is empty\n");
963*23f17164SWeijie Gao 		return -EAGAIN;
964*23f17164SWeijie Gao 	}
965*23f17164SWeijie Gao 
966*23f17164SWeijie Gao 	length = priv->rx_ring_noc[idx].rxd_info2.PLEN0;
967*23f17164SWeijie Gao 	pkt_base = (void *)phys_to_virt(priv->rx_ring_noc[idx].rxd_info1.PDP0);
968*23f17164SWeijie Gao 	invalidate_dcache_range((u32)pkt_base, (u32)pkt_base +
969*23f17164SWeijie Gao 				roundup(length, ARCH_DMA_MINALIGN));
970*23f17164SWeijie Gao 
971*23f17164SWeijie Gao 	if (packetp)
972*23f17164SWeijie Gao 		*packetp = pkt_base;
973*23f17164SWeijie Gao 
974*23f17164SWeijie Gao 	return length;
975*23f17164SWeijie Gao }
976*23f17164SWeijie Gao 
mtk_eth_free_pkt(struct udevice * dev,uchar * packet,int length)977*23f17164SWeijie Gao static int mtk_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
978*23f17164SWeijie Gao {
979*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
980*23f17164SWeijie Gao 	u32 idx = priv->rx_dma_owner_idx0;
981*23f17164SWeijie Gao 
982*23f17164SWeijie Gao 	priv->rx_ring_noc[idx].rxd_info2.DDONE = 0;
983*23f17164SWeijie Gao 	priv->rx_ring_noc[idx].rxd_info2.LS0 = 0;
984*23f17164SWeijie Gao 	priv->rx_ring_noc[idx].rxd_info2.PLEN0 = PKTSIZE_ALIGN;
985*23f17164SWeijie Gao 
986*23f17164SWeijie Gao 	mtk_pdma_write(priv, RX_CRX_IDX_REG(0), idx);
987*23f17164SWeijie Gao 	priv->rx_dma_owner_idx0 = (priv->rx_dma_owner_idx0 + 1) % NUM_RX_DESC;
988*23f17164SWeijie Gao 
989*23f17164SWeijie Gao 	return 0;
990*23f17164SWeijie Gao }
991*23f17164SWeijie Gao 
mtk_eth_probe(struct udevice * dev)992*23f17164SWeijie Gao static int mtk_eth_probe(struct udevice *dev)
993*23f17164SWeijie Gao {
994*23f17164SWeijie Gao 	struct eth_pdata *pdata = dev_get_platdata(dev);
995*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
996*23f17164SWeijie Gao 	u32 iobase = pdata->iobase;
997*23f17164SWeijie Gao 	int ret;
998*23f17164SWeijie Gao 
999*23f17164SWeijie Gao 	/* Frame Engine Register Base */
1000*23f17164SWeijie Gao 	priv->fe_base = (void *)iobase;
1001*23f17164SWeijie Gao 
1002*23f17164SWeijie Gao 	/* GMAC Register Base */
1003*23f17164SWeijie Gao 	priv->gmac_base = (void *)(iobase + GMAC_BASE);
1004*23f17164SWeijie Gao 
1005*23f17164SWeijie Gao 	/* MDIO register */
1006*23f17164SWeijie Gao 	ret = mtk_mdio_register(dev);
1007*23f17164SWeijie Gao 	if (ret)
1008*23f17164SWeijie Gao 		return ret;
1009*23f17164SWeijie Gao 
1010*23f17164SWeijie Gao 	/* Prepare for tx/rx rings */
1011*23f17164SWeijie Gao 	priv->tx_ring_noc = (struct pdma_txdesc *)
1012*23f17164SWeijie Gao 		noncached_alloc(sizeof(struct pdma_txdesc) * NUM_TX_DESC,
1013*23f17164SWeijie Gao 				ARCH_DMA_MINALIGN);
1014*23f17164SWeijie Gao 	priv->rx_ring_noc = (struct pdma_rxdesc *)
1015*23f17164SWeijie Gao 		noncached_alloc(sizeof(struct pdma_rxdesc) * NUM_RX_DESC,
1016*23f17164SWeijie Gao 				ARCH_DMA_MINALIGN);
1017*23f17164SWeijie Gao 
1018*23f17164SWeijie Gao 	/* Set MAC mode */
1019*23f17164SWeijie Gao 	mtk_mac_init(priv);
1020*23f17164SWeijie Gao 
1021*23f17164SWeijie Gao 	/* Probe phy if switch is not specified */
1022*23f17164SWeijie Gao 	if (priv->sw == SW_NONE)
1023*23f17164SWeijie Gao 		return mtk_phy_probe(dev);
1024*23f17164SWeijie Gao 
1025*23f17164SWeijie Gao 	/* Initialize switch */
1026*23f17164SWeijie Gao 	return priv->switch_init(priv);
1027*23f17164SWeijie Gao }
1028*23f17164SWeijie Gao 
mtk_eth_remove(struct udevice * dev)1029*23f17164SWeijie Gao static int mtk_eth_remove(struct udevice *dev)
1030*23f17164SWeijie Gao {
1031*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
1032*23f17164SWeijie Gao 
1033*23f17164SWeijie Gao 	/* MDIO unregister */
1034*23f17164SWeijie Gao 	mdio_unregister(priv->mdio_bus);
1035*23f17164SWeijie Gao 	mdio_free(priv->mdio_bus);
1036*23f17164SWeijie Gao 
1037*23f17164SWeijie Gao 	/* Stop possibly started DMA */
1038*23f17164SWeijie Gao 	mtk_eth_stop(dev);
1039*23f17164SWeijie Gao 
1040*23f17164SWeijie Gao 	return 0;
1041*23f17164SWeijie Gao }
1042*23f17164SWeijie Gao 
mtk_eth_ofdata_to_platdata(struct udevice * dev)1043*23f17164SWeijie Gao static int mtk_eth_ofdata_to_platdata(struct udevice *dev)
1044*23f17164SWeijie Gao {
1045*23f17164SWeijie Gao 	struct eth_pdata *pdata = dev_get_platdata(dev);
1046*23f17164SWeijie Gao 	struct mtk_eth_priv *priv = dev_get_priv(dev);
1047*23f17164SWeijie Gao 	struct ofnode_phandle_args args;
1048*23f17164SWeijie Gao 	struct regmap *regmap;
1049*23f17164SWeijie Gao 	const char *str;
1050*23f17164SWeijie Gao 	ofnode subnode;
1051*23f17164SWeijie Gao 	int ret;
1052*23f17164SWeijie Gao 
1053*23f17164SWeijie Gao 	priv->soc = dev_get_driver_data(dev);
1054*23f17164SWeijie Gao 
1055*23f17164SWeijie Gao 	pdata->iobase = devfdt_get_addr(dev);
1056*23f17164SWeijie Gao 
1057*23f17164SWeijie Gao 	/* get corresponding ethsys phandle */
1058*23f17164SWeijie Gao 	ret = dev_read_phandle_with_args(dev, "mediatek,ethsys", NULL, 0, 0,
1059*23f17164SWeijie Gao 					 &args);
1060*23f17164SWeijie Gao 	if (ret)
1061*23f17164SWeijie Gao 		return ret;
1062*23f17164SWeijie Gao 
1063*23f17164SWeijie Gao 	regmap = syscon_node_to_regmap(args.node);
1064*23f17164SWeijie Gao 	if (IS_ERR(regmap))
1065*23f17164SWeijie Gao 		return PTR_ERR(regmap);
1066*23f17164SWeijie Gao 
1067*23f17164SWeijie Gao 	priv->ethsys_base = regmap_get_range(regmap, 0);
1068*23f17164SWeijie Gao 	if (!priv->ethsys_base) {
1069*23f17164SWeijie Gao 		dev_err(dev, "Unable to find ethsys\n");
1070*23f17164SWeijie Gao 		return -ENODEV;
1071*23f17164SWeijie Gao 	}
1072*23f17164SWeijie Gao 
1073*23f17164SWeijie Gao 	/* Reset controllers */
1074*23f17164SWeijie Gao 	ret = reset_get_by_name(dev, "fe", &priv->rst_fe);
1075*23f17164SWeijie Gao 	if (ret) {
1076*23f17164SWeijie Gao 		printf("error: Unable to get reset ctrl for frame engine\n");
1077*23f17164SWeijie Gao 		return ret;
1078*23f17164SWeijie Gao 	}
1079*23f17164SWeijie Gao 
1080*23f17164SWeijie Gao 	priv->gmac_id = dev_read_u32_default(dev, "mediatek,gmac-id", 0);
1081*23f17164SWeijie Gao 
1082*23f17164SWeijie Gao 	/* Interface mode is required */
1083*23f17164SWeijie Gao 	str = dev_read_string(dev, "phy-mode");
1084*23f17164SWeijie Gao 	if (str) {
1085*23f17164SWeijie Gao 		pdata->phy_interface = phy_get_interface_by_name(str);
1086*23f17164SWeijie Gao 		priv->phy_interface = pdata->phy_interface;
1087*23f17164SWeijie Gao 	} else {
1088*23f17164SWeijie Gao 		printf("error: phy-mode is not set\n");
1089*23f17164SWeijie Gao 		return -EINVAL;
1090*23f17164SWeijie Gao 	}
1091*23f17164SWeijie Gao 
1092*23f17164SWeijie Gao 	/* Force mode or autoneg */
1093*23f17164SWeijie Gao 	subnode = ofnode_find_subnode(dev_ofnode(dev), "fixed-link");
1094*23f17164SWeijie Gao 	if (ofnode_valid(subnode)) {
1095*23f17164SWeijie Gao 		priv->force_mode = 1;
1096*23f17164SWeijie Gao 		priv->speed = ofnode_read_u32_default(subnode, "speed", 0);
1097*23f17164SWeijie Gao 		priv->duplex = ofnode_read_bool(subnode, "full-duplex");
1098*23f17164SWeijie Gao 
1099*23f17164SWeijie Gao 		if (priv->speed != SPEED_10 && priv->speed != SPEED_100 &&
1100*23f17164SWeijie Gao 		    priv->speed != SPEED_1000) {
1101*23f17164SWeijie Gao 			printf("error: no valid speed set in fixed-link\n");
1102*23f17164SWeijie Gao 			return -EINVAL;
1103*23f17164SWeijie Gao 		}
1104*23f17164SWeijie Gao 	}
1105*23f17164SWeijie Gao 
1106*23f17164SWeijie Gao 	/* check for switch first, otherwise phy will be used */
1107*23f17164SWeijie Gao 	priv->sw = SW_NONE;
1108*23f17164SWeijie Gao 	priv->switch_init = NULL;
1109*23f17164SWeijie Gao 	str = dev_read_string(dev, "mediatek,switch");
1110*23f17164SWeijie Gao 
1111*23f17164SWeijie Gao 	if (str) {
1112*23f17164SWeijie Gao 		if (!strcmp(str, "mt7530")) {
1113*23f17164SWeijie Gao 			priv->sw = SW_MT7530;
1114*23f17164SWeijie Gao 			priv->switch_init = mt7530_setup;
1115*23f17164SWeijie Gao 			priv->mt7530_smi_addr = MT7530_DFL_SMI_ADDR;
1116*23f17164SWeijie Gao 		} else {
1117*23f17164SWeijie Gao 			printf("error: unsupported switch\n");
1118*23f17164SWeijie Gao 			return -EINVAL;
1119*23f17164SWeijie Gao 		}
1120*23f17164SWeijie Gao 
1121*23f17164SWeijie Gao 		priv->mcm = dev_read_bool(dev, "mediatek,mcm");
1122*23f17164SWeijie Gao 		if (priv->mcm) {
1123*23f17164SWeijie Gao 			ret = reset_get_by_name(dev, "mcm", &priv->rst_mcm);
1124*23f17164SWeijie Gao 			if (ret) {
1125*23f17164SWeijie Gao 				printf("error: no reset ctrl for mcm\n");
1126*23f17164SWeijie Gao 				return ret;
1127*23f17164SWeijie Gao 			}
1128*23f17164SWeijie Gao 		} else {
1129*23f17164SWeijie Gao 			gpio_request_by_name(dev, "reset-gpios", 0,
1130*23f17164SWeijie Gao 					     &priv->rst_gpio, GPIOD_IS_OUT);
1131*23f17164SWeijie Gao 		}
1132*23f17164SWeijie Gao 	} else {
1133*23f17164SWeijie Gao 		subnode = ofnode_find_subnode(dev_ofnode(dev), "phy-handle");
1134*23f17164SWeijie Gao 		if (!ofnode_valid(subnode)) {
1135*23f17164SWeijie Gao 			printf("error: phy-handle is not specified\n");
1136*23f17164SWeijie Gao 			return ret;
1137*23f17164SWeijie Gao 		}
1138*23f17164SWeijie Gao 
1139*23f17164SWeijie Gao 		priv->phy_addr = ofnode_read_s32_default(subnode, "reg", -1);
1140*23f17164SWeijie Gao 		if (priv->phy_addr < 0) {
1141*23f17164SWeijie Gao 			printf("error: phy address is not specified\n");
1142*23f17164SWeijie Gao 			return ret;
1143*23f17164SWeijie Gao 		}
1144*23f17164SWeijie Gao 	}
1145*23f17164SWeijie Gao 
1146*23f17164SWeijie Gao 	return 0;
1147*23f17164SWeijie Gao }
1148*23f17164SWeijie Gao 
1149*23f17164SWeijie Gao static const struct udevice_id mtk_eth_ids[] = {
1150*23f17164SWeijie Gao 	{ .compatible = "mediatek,mt7629-eth", .data = SOC_MT7629 },
1151*23f17164SWeijie Gao 	{ .compatible = "mediatek,mt7623-eth", .data = SOC_MT7623 },
1152*23f17164SWeijie Gao 	{}
1153*23f17164SWeijie Gao };
1154*23f17164SWeijie Gao 
1155*23f17164SWeijie Gao static const struct eth_ops mtk_eth_ops = {
1156*23f17164SWeijie Gao 	.start = mtk_eth_start,
1157*23f17164SWeijie Gao 	.stop = mtk_eth_stop,
1158*23f17164SWeijie Gao 	.send = mtk_eth_send,
1159*23f17164SWeijie Gao 	.recv = mtk_eth_recv,
1160*23f17164SWeijie Gao 	.free_pkt = mtk_eth_free_pkt,
1161*23f17164SWeijie Gao 	.write_hwaddr = mtk_eth_write_hwaddr,
1162*23f17164SWeijie Gao };
1163*23f17164SWeijie Gao 
1164*23f17164SWeijie Gao U_BOOT_DRIVER(mtk_eth) = {
1165*23f17164SWeijie Gao 	.name = "mtk-eth",
1166*23f17164SWeijie Gao 	.id = UCLASS_ETH,
1167*23f17164SWeijie Gao 	.of_match = mtk_eth_ids,
1168*23f17164SWeijie Gao 	.ofdata_to_platdata = mtk_eth_ofdata_to_platdata,
1169*23f17164SWeijie Gao 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
1170*23f17164SWeijie Gao 	.probe = mtk_eth_probe,
1171*23f17164SWeijie Gao 	.remove = mtk_eth_remove,
1172*23f17164SWeijie Gao 	.ops = &mtk_eth_ops,
1173*23f17164SWeijie Gao 	.priv_auto_alloc_size = sizeof(struct mtk_eth_priv),
1174*23f17164SWeijie Gao 	.flags = DM_FLAG_ALLOC_PRIV_DMA,
1175*23f17164SWeijie Gao };
1176