xref: /openbmc/u-boot/drivers/mtd/spi/sf_dataflash.c (revision 50e24381)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
279b4c08fSHaikun Wang /*
379b4c08fSHaikun Wang  * Atmel DataFlash probing
479b4c08fSHaikun Wang  *
579b4c08fSHaikun Wang  * Copyright (C) 2004-2009, 2015 Freescale Semiconductor, Inc.
679b4c08fSHaikun Wang  * Haikun Wang (haikun.wang@freescale.com)
779b4c08fSHaikun Wang  */
825488ec1SJagan Teki 
979b4c08fSHaikun Wang #include <common.h>
1079b4c08fSHaikun Wang #include <dm.h>
1179b4c08fSHaikun Wang #include <errno.h>
1279b4c08fSHaikun Wang #include <fdtdec.h>
1379b4c08fSHaikun Wang #include <spi.h>
1479b4c08fSHaikun Wang #include <spi_flash.h>
1579b4c08fSHaikun Wang #include <div64.h>
1679b4c08fSHaikun Wang #include <linux/err.h>
1779b4c08fSHaikun Wang #include <linux/math64.h>
1879b4c08fSHaikun Wang 
1979b4c08fSHaikun Wang #include "sf_internal.h"
2079b4c08fSHaikun Wang 
21*c4e88623SVignesh R #define CMD_READ_ID		0x9f
2279b4c08fSHaikun Wang /* reads can bypass the buffers */
2379b4c08fSHaikun Wang #define OP_READ_CONTINUOUS	0xE8
2479b4c08fSHaikun Wang #define OP_READ_PAGE		0xD2
2579b4c08fSHaikun Wang 
2679b4c08fSHaikun Wang /* group B requests can run even while status reports "busy" */
2779b4c08fSHaikun Wang #define OP_READ_STATUS		0xD7	/* group B */
2879b4c08fSHaikun Wang 
2979b4c08fSHaikun Wang /* move data between host and buffer */
3079b4c08fSHaikun Wang #define OP_READ_BUFFER1		0xD4	/* group B */
3179b4c08fSHaikun Wang #define OP_READ_BUFFER2		0xD6	/* group B */
3279b4c08fSHaikun Wang #define OP_WRITE_BUFFER1	0x84	/* group B */
3379b4c08fSHaikun Wang #define OP_WRITE_BUFFER2	0x87	/* group B */
3479b4c08fSHaikun Wang 
3579b4c08fSHaikun Wang /* erasing flash */
3679b4c08fSHaikun Wang #define OP_ERASE_PAGE		0x81
3779b4c08fSHaikun Wang #define OP_ERASE_BLOCK		0x50
3879b4c08fSHaikun Wang 
3979b4c08fSHaikun Wang /* move data between buffer and flash */
4079b4c08fSHaikun Wang #define OP_TRANSFER_BUF1	0x53
4179b4c08fSHaikun Wang #define OP_TRANSFER_BUF2	0x55
4279b4c08fSHaikun Wang #define OP_MREAD_BUFFER1	0xD4
4379b4c08fSHaikun Wang #define OP_MREAD_BUFFER2	0xD6
4479b4c08fSHaikun Wang #define OP_MWERASE_BUFFER1	0x83
4579b4c08fSHaikun Wang #define OP_MWERASE_BUFFER2	0x86
4679b4c08fSHaikun Wang #define OP_MWRITE_BUFFER1	0x88	/* sector must be pre-erased */
4779b4c08fSHaikun Wang #define OP_MWRITE_BUFFER2	0x89	/* sector must be pre-erased */
4879b4c08fSHaikun Wang 
4979b4c08fSHaikun Wang /* write to buffer, then write-erase to flash */
5079b4c08fSHaikun Wang #define OP_PROGRAM_VIA_BUF1	0x82
5179b4c08fSHaikun Wang #define OP_PROGRAM_VIA_BUF2	0x85
5279b4c08fSHaikun Wang 
5379b4c08fSHaikun Wang /* compare buffer to flash */
5479b4c08fSHaikun Wang #define OP_COMPARE_BUF1		0x60
5579b4c08fSHaikun Wang #define OP_COMPARE_BUF2		0x61
5679b4c08fSHaikun Wang 
5779b4c08fSHaikun Wang /* read flash to buffer, then write-erase to flash */
5879b4c08fSHaikun Wang #define OP_REWRITE_VIA_BUF1	0x58
5979b4c08fSHaikun Wang #define OP_REWRITE_VIA_BUF2	0x59
6079b4c08fSHaikun Wang 
6179b4c08fSHaikun Wang /*
6279b4c08fSHaikun Wang  * newer chips report JEDEC manufacturer and device IDs; chip
6379b4c08fSHaikun Wang  * serial number and OTP bits; and per-sector writeprotect.
6479b4c08fSHaikun Wang  */
6579b4c08fSHaikun Wang #define OP_READ_ID		0x9F
6679b4c08fSHaikun Wang #define OP_READ_SECURITY	0x77
6779b4c08fSHaikun Wang #define OP_WRITE_SECURITY_REVC	0x9A
6879b4c08fSHaikun Wang #define OP_WRITE_SECURITY	0x9B	/* revision D */
6979b4c08fSHaikun Wang 
7079b4c08fSHaikun Wang struct dataflash {
7179b4c08fSHaikun Wang 	uint8_t			command[16];
7279b4c08fSHaikun Wang 	unsigned short		page_offset;	/* offset in flash address */
7379b4c08fSHaikun Wang };
7479b4c08fSHaikun Wang 
7525488ec1SJagan Teki /* Return the status of the DataFlash device */
dataflash_status(struct spi_slave * spi)7679b4c08fSHaikun Wang static inline int dataflash_status(struct spi_slave *spi)
7779b4c08fSHaikun Wang {
7879b4c08fSHaikun Wang 	int ret;
7979b4c08fSHaikun Wang 	u8 status;
8079b4c08fSHaikun Wang 	/*
8179b4c08fSHaikun Wang 	 * NOTE:  at45db321c over 25 MHz wants to write
8279b4c08fSHaikun Wang 	 * a dummy byte after the opcode...
8379b4c08fSHaikun Wang 	 */
8479b4c08fSHaikun Wang 	ret = spi_flash_cmd(spi, OP_READ_STATUS, &status, 1);
8579b4c08fSHaikun Wang 	return ret ? -EIO : status;
8679b4c08fSHaikun Wang }
8779b4c08fSHaikun Wang 
8879b4c08fSHaikun Wang /*
8979b4c08fSHaikun Wang  * Poll the DataFlash device until it is READY.
9079b4c08fSHaikun Wang  * This usually takes 5-20 msec or so; more for sector erase.
9179b4c08fSHaikun Wang  * ready: return > 0
9279b4c08fSHaikun Wang  */
dataflash_waitready(struct spi_slave * spi)9379b4c08fSHaikun Wang static int dataflash_waitready(struct spi_slave *spi)
9479b4c08fSHaikun Wang {
9579b4c08fSHaikun Wang 	int status;
9679b4c08fSHaikun Wang 	int timeout = 2 * CONFIG_SYS_HZ;
9779b4c08fSHaikun Wang 	int timebase;
9879b4c08fSHaikun Wang 
9979b4c08fSHaikun Wang 	timebase = get_timer(0);
10079b4c08fSHaikun Wang 	do {
10179b4c08fSHaikun Wang 		status = dataflash_status(spi);
10279b4c08fSHaikun Wang 		if (status < 0)
10379b4c08fSHaikun Wang 			status = 0;
10479b4c08fSHaikun Wang 
10579b4c08fSHaikun Wang 		if (status & (1 << 7))	/* RDY/nBSY */
10679b4c08fSHaikun Wang 			return status;
10779b4c08fSHaikun Wang 
10879b4c08fSHaikun Wang 		mdelay(3);
10979b4c08fSHaikun Wang 	} while (get_timer(timebase) < timeout);
11079b4c08fSHaikun Wang 
11179b4c08fSHaikun Wang 	return -ETIME;
11279b4c08fSHaikun Wang }
11379b4c08fSHaikun Wang 
11425488ec1SJagan Teki /* Erase pages of flash */
spi_dataflash_erase(struct udevice * dev,u32 offset,size_t len)11579b4c08fSHaikun Wang static int spi_dataflash_erase(struct udevice *dev, u32 offset, size_t len)
11679b4c08fSHaikun Wang {
11779b4c08fSHaikun Wang 	struct dataflash	*dataflash;
11879b4c08fSHaikun Wang 	struct spi_flash	*spi_flash;
11979b4c08fSHaikun Wang 	struct spi_slave	*spi;
12079b4c08fSHaikun Wang 	unsigned		blocksize;
12179b4c08fSHaikun Wang 	uint8_t			*command;
12279b4c08fSHaikun Wang 	uint32_t		rem;
12379b4c08fSHaikun Wang 	int			status;
12479b4c08fSHaikun Wang 
12579b4c08fSHaikun Wang 	dataflash = dev_get_priv(dev);
12679b4c08fSHaikun Wang 	spi_flash = dev_get_uclass_priv(dev);
12779b4c08fSHaikun Wang 	spi = spi_flash->spi;
12879b4c08fSHaikun Wang 
12979b4c08fSHaikun Wang 	blocksize = spi_flash->page_size << 3;
13079b4c08fSHaikun Wang 
13179b4c08fSHaikun Wang 	memset(dataflash->command, 0 , sizeof(dataflash->command));
13279b4c08fSHaikun Wang 	command = dataflash->command;
13379b4c08fSHaikun Wang 
13479b4c08fSHaikun Wang 	debug("%s: erase addr=0x%x len 0x%x\n", dev->name, offset, len);
13579b4c08fSHaikun Wang 
13679b4c08fSHaikun Wang 	div_u64_rem(len, spi_flash->page_size, &rem);
1378fc2faefSWenyou.Yang@microchip.com 	if (rem) {
1388fc2faefSWenyou.Yang@microchip.com 		printf("%s: len(0x%x) isn't the multiple of page size(0x%x)\n",
1398fc2faefSWenyou.Yang@microchip.com 		       dev->name, len, spi_flash->page_size);
14079b4c08fSHaikun Wang 		return -EINVAL;
1418fc2faefSWenyou.Yang@microchip.com 	}
14279b4c08fSHaikun Wang 	div_u64_rem(offset, spi_flash->page_size, &rem);
1438fc2faefSWenyou.Yang@microchip.com 	if (rem) {
1448fc2faefSWenyou.Yang@microchip.com 		printf("%s: offset(0x%x) isn't the multiple of page size(0x%x)\n",
1458fc2faefSWenyou.Yang@microchip.com 		       dev->name, offset, spi_flash->page_size);
14679b4c08fSHaikun Wang 		return -EINVAL;
1478fc2faefSWenyou.Yang@microchip.com 	}
14879b4c08fSHaikun Wang 
14979b4c08fSHaikun Wang 	status = spi_claim_bus(spi);
15079b4c08fSHaikun Wang 	if (status) {
15125488ec1SJagan Teki 		debug("dataflash: unable to claim SPI bus\n");
15279b4c08fSHaikun Wang 		return status;
15379b4c08fSHaikun Wang 	}
15479b4c08fSHaikun Wang 
15579b4c08fSHaikun Wang 	while (len > 0) {
15679b4c08fSHaikun Wang 		unsigned int	pageaddr;
15779b4c08fSHaikun Wang 		int		do_block;
15879b4c08fSHaikun Wang 		/*
15979b4c08fSHaikun Wang 		 * Calculate flash page address; use block erase (for speed) if
16079b4c08fSHaikun Wang 		 * we're at a block boundary and need to erase the whole block.
16179b4c08fSHaikun Wang 		 */
16279b4c08fSHaikun Wang 		pageaddr = div_u64(offset, spi_flash->page_size);
16379b4c08fSHaikun Wang 		do_block = (pageaddr & 0x7) == 0 && len >= blocksize;
16479b4c08fSHaikun Wang 		pageaddr = pageaddr << dataflash->page_offset;
16579b4c08fSHaikun Wang 
16679b4c08fSHaikun Wang 		command[0] = do_block ? OP_ERASE_BLOCK : OP_ERASE_PAGE;
16779b4c08fSHaikun Wang 		command[1] = (uint8_t)(pageaddr >> 16);
16879b4c08fSHaikun Wang 		command[2] = (uint8_t)(pageaddr >> 8);
16979b4c08fSHaikun Wang 		command[3] = 0;
17079b4c08fSHaikun Wang 
17179b4c08fSHaikun Wang 		debug("%s ERASE %s: (%x) %x %x %x [%d]\n",
17279b4c08fSHaikun Wang 		      dev->name, do_block ? "block" : "page",
17379b4c08fSHaikun Wang 		      command[0], command[1], command[2], command[3],
17479b4c08fSHaikun Wang 		      pageaddr);
17579b4c08fSHaikun Wang 
17679b4c08fSHaikun Wang 		status = spi_flash_cmd_write(spi, command, 4, NULL, 0);
17779b4c08fSHaikun Wang 		if (status < 0) {
17879b4c08fSHaikun Wang 			debug("%s: erase send command error!\n", dev->name);
17979b4c08fSHaikun Wang 			return -EIO;
18079b4c08fSHaikun Wang 		}
18179b4c08fSHaikun Wang 
18279b4c08fSHaikun Wang 		status = dataflash_waitready(spi);
18379b4c08fSHaikun Wang 		if (status < 0) {
18479b4c08fSHaikun Wang 			debug("%s: erase waitready error!\n", dev->name);
18579b4c08fSHaikun Wang 			return status;
18679b4c08fSHaikun Wang 		}
18779b4c08fSHaikun Wang 
18879b4c08fSHaikun Wang 		if (do_block) {
18979b4c08fSHaikun Wang 			offset += blocksize;
19079b4c08fSHaikun Wang 			len -= blocksize;
19179b4c08fSHaikun Wang 		} else {
19279b4c08fSHaikun Wang 			offset += spi_flash->page_size;
19379b4c08fSHaikun Wang 			len -= spi_flash->page_size;
19479b4c08fSHaikun Wang 		}
19579b4c08fSHaikun Wang 	}
19679b4c08fSHaikun Wang 
19779b4c08fSHaikun Wang 	spi_release_bus(spi);
19879b4c08fSHaikun Wang 
19979b4c08fSHaikun Wang 	return 0;
20079b4c08fSHaikun Wang }
20179b4c08fSHaikun Wang 
20279b4c08fSHaikun Wang /*
20379b4c08fSHaikun Wang  * Read from the DataFlash device.
20479b4c08fSHaikun Wang  *   offset : Start offset in flash device
20579b4c08fSHaikun Wang  *   len    : Amount to read
20679b4c08fSHaikun Wang  *   buf    : Buffer containing the data
20779b4c08fSHaikun Wang  */
spi_dataflash_read(struct udevice * dev,u32 offset,size_t len,void * buf)20879b4c08fSHaikun Wang static int spi_dataflash_read(struct udevice *dev, u32 offset, size_t len,
20979b4c08fSHaikun Wang 			      void *buf)
21079b4c08fSHaikun Wang {
21179b4c08fSHaikun Wang 	struct dataflash	*dataflash;
21279b4c08fSHaikun Wang 	struct spi_flash	*spi_flash;
21379b4c08fSHaikun Wang 	struct spi_slave	*spi;
21479b4c08fSHaikun Wang 	unsigned int		addr;
21579b4c08fSHaikun Wang 	uint8_t			*command;
21679b4c08fSHaikun Wang 	int			status;
21779b4c08fSHaikun Wang 
21879b4c08fSHaikun Wang 	dataflash = dev_get_priv(dev);
21979b4c08fSHaikun Wang 	spi_flash = dev_get_uclass_priv(dev);
22079b4c08fSHaikun Wang 	spi = spi_flash->spi;
22179b4c08fSHaikun Wang 
22279b4c08fSHaikun Wang 	memset(dataflash->command, 0 , sizeof(dataflash->command));
22379b4c08fSHaikun Wang 	command = dataflash->command;
22479b4c08fSHaikun Wang 
22579b4c08fSHaikun Wang 	debug("%s: erase addr=0x%x len 0x%x\n", dev->name, offset, len);
22679b4c08fSHaikun Wang 	debug("READ: (%x) %x %x %x\n",
22779b4c08fSHaikun Wang 	      command[0], command[1], command[2], command[3]);
22879b4c08fSHaikun Wang 
22979b4c08fSHaikun Wang 	/* Calculate flash page/byte address */
23079b4c08fSHaikun Wang 	addr = (((unsigned)offset / spi_flash->page_size)
23179b4c08fSHaikun Wang 	       << dataflash->page_offset)
23279b4c08fSHaikun Wang 	       + ((unsigned)offset % spi_flash->page_size);
23379b4c08fSHaikun Wang 
23479b4c08fSHaikun Wang 	status = spi_claim_bus(spi);
23579b4c08fSHaikun Wang 	if (status) {
23625488ec1SJagan Teki 		debug("dataflash: unable to claim SPI bus\n");
23779b4c08fSHaikun Wang 		return status;
23879b4c08fSHaikun Wang 	}
23979b4c08fSHaikun Wang 
24079b4c08fSHaikun Wang 	/*
24179b4c08fSHaikun Wang 	 * Continuous read, max clock = f(car) which may be less than
24279b4c08fSHaikun Wang 	 * the peak rate available.  Some chips support commands with
24379b4c08fSHaikun Wang 	 * fewer "don't care" bytes.  Both buffers stay unchanged.
24479b4c08fSHaikun Wang 	 */
24579b4c08fSHaikun Wang 	command[0] = OP_READ_CONTINUOUS;
24679b4c08fSHaikun Wang 	command[1] = (uint8_t)(addr >> 16);
24779b4c08fSHaikun Wang 	command[2] = (uint8_t)(addr >> 8);
24879b4c08fSHaikun Wang 	command[3] = (uint8_t)(addr >> 0);
24979b4c08fSHaikun Wang 
25079b4c08fSHaikun Wang 	/* plus 4 "don't care" bytes, command len: 4 + 4 "don't care" bytes */
25179b4c08fSHaikun Wang 	status = spi_flash_cmd_read(spi, command, 8, buf, len);
25279b4c08fSHaikun Wang 
25379b4c08fSHaikun Wang 	spi_release_bus(spi);
25479b4c08fSHaikun Wang 
25579b4c08fSHaikun Wang 	return status;
25679b4c08fSHaikun Wang }
25779b4c08fSHaikun Wang 
25879b4c08fSHaikun Wang /*
25979b4c08fSHaikun Wang  * Write to the DataFlash device.
26079b4c08fSHaikun Wang  *   offset     : Start offset in flash device
26179b4c08fSHaikun Wang  *   len    : Amount to write
26279b4c08fSHaikun Wang  *   buf    : Buffer containing the data
26379b4c08fSHaikun Wang  */
spi_dataflash_write(struct udevice * dev,u32 offset,size_t len,const void * buf)26479b4c08fSHaikun Wang int spi_dataflash_write(struct udevice *dev, u32 offset, size_t len,
26579b4c08fSHaikun Wang 			const void *buf)
26679b4c08fSHaikun Wang {
26779b4c08fSHaikun Wang 	struct dataflash	*dataflash;
26879b4c08fSHaikun Wang 	struct spi_flash	*spi_flash;
26979b4c08fSHaikun Wang 	struct spi_slave	*spi;
27079b4c08fSHaikun Wang 	uint8_t			*command;
27179b4c08fSHaikun Wang 	unsigned int		pageaddr, addr, to, writelen;
27279b4c08fSHaikun Wang 	size_t			remaining = len;
27379b4c08fSHaikun Wang 	u_char			*writebuf = (u_char *)buf;
27479b4c08fSHaikun Wang 	int			status = -EINVAL;
27579b4c08fSHaikun Wang 
27679b4c08fSHaikun Wang 	dataflash = dev_get_priv(dev);
27779b4c08fSHaikun Wang 	spi_flash = dev_get_uclass_priv(dev);
27879b4c08fSHaikun Wang 	spi = spi_flash->spi;
27979b4c08fSHaikun Wang 
28079b4c08fSHaikun Wang 	memset(dataflash->command, 0 , sizeof(dataflash->command));
28179b4c08fSHaikun Wang 	command = dataflash->command;
28279b4c08fSHaikun Wang 
28379b4c08fSHaikun Wang 	debug("%s: write 0x%x..0x%x\n", dev->name, offset, (offset + len));
28479b4c08fSHaikun Wang 
28579b4c08fSHaikun Wang 	pageaddr = ((unsigned)offset / spi_flash->page_size);
28679b4c08fSHaikun Wang 	to = ((unsigned)offset % spi_flash->page_size);
28779b4c08fSHaikun Wang 	if (to + len > spi_flash->page_size)
28879b4c08fSHaikun Wang 		writelen = spi_flash->page_size - to;
28979b4c08fSHaikun Wang 	else
29079b4c08fSHaikun Wang 		writelen = len;
29179b4c08fSHaikun Wang 
29279b4c08fSHaikun Wang 	status = spi_claim_bus(spi);
29379b4c08fSHaikun Wang 	if (status) {
29425488ec1SJagan Teki 		debug("dataflash: unable to claim SPI bus\n");
29579b4c08fSHaikun Wang 		return status;
29679b4c08fSHaikun Wang 	}
29779b4c08fSHaikun Wang 
29879b4c08fSHaikun Wang 	while (remaining > 0) {
29979b4c08fSHaikun Wang 		debug("write @ %d:%d len=%d\n", pageaddr, to, writelen);
30079b4c08fSHaikun Wang 
30179b4c08fSHaikun Wang 		/*
30279b4c08fSHaikun Wang 		 * REVISIT:
30379b4c08fSHaikun Wang 		 * (a) each page in a sector must be rewritten at least
30479b4c08fSHaikun Wang 		 *     once every 10K sibling erase/program operations.
30579b4c08fSHaikun Wang 		 * (b) for pages that are already erased, we could
30679b4c08fSHaikun Wang 		 *     use WRITE+MWRITE not PROGRAM for ~30% speedup.
30779b4c08fSHaikun Wang 		 * (c) WRITE to buffer could be done while waiting for
30879b4c08fSHaikun Wang 		 *     a previous MWRITE/MWERASE to complete ...
30979b4c08fSHaikun Wang 		 * (d) error handling here seems to be mostly missing.
31079b4c08fSHaikun Wang 		 *
31179b4c08fSHaikun Wang 		 * Two persistent bits per page, plus a per-sector counter,
31279b4c08fSHaikun Wang 		 * could support (a) and (b) ... we might consider using
31379b4c08fSHaikun Wang 		 * the second half of sector zero, which is just one block,
31479b4c08fSHaikun Wang 		 * to track that state.  (On AT91, that sector should also
31579b4c08fSHaikun Wang 		 * support boot-from-DataFlash.)
31679b4c08fSHaikun Wang 		 */
31779b4c08fSHaikun Wang 
31879b4c08fSHaikun Wang 		addr = pageaddr << dataflash->page_offset;
31979b4c08fSHaikun Wang 
32079b4c08fSHaikun Wang 		/* (1) Maybe transfer partial page to Buffer1 */
32179b4c08fSHaikun Wang 		if (writelen != spi_flash->page_size) {
32279b4c08fSHaikun Wang 			command[0] = OP_TRANSFER_BUF1;
32379b4c08fSHaikun Wang 			command[1] = (addr & 0x00FF0000) >> 16;
32479b4c08fSHaikun Wang 			command[2] = (addr & 0x0000FF00) >> 8;
32579b4c08fSHaikun Wang 			command[3] = 0;
32679b4c08fSHaikun Wang 
32779b4c08fSHaikun Wang 			debug("TRANSFER: (%x) %x %x %x\n",
32879b4c08fSHaikun Wang 			      command[0], command[1], command[2], command[3]);
32979b4c08fSHaikun Wang 
33079b4c08fSHaikun Wang 			status = spi_flash_cmd_write(spi, command, 4, NULL, 0);
33179b4c08fSHaikun Wang 			if (status < 0) {
33279b4c08fSHaikun Wang 				debug("%s: write(<pagesize) command error!\n",
33379b4c08fSHaikun Wang 				      dev->name);
33479b4c08fSHaikun Wang 				return -EIO;
33579b4c08fSHaikun Wang 			}
33679b4c08fSHaikun Wang 
33779b4c08fSHaikun Wang 			status = dataflash_waitready(spi);
33879b4c08fSHaikun Wang 			if (status < 0) {
33979b4c08fSHaikun Wang 				debug("%s: write(<pagesize) waitready error!\n",
34079b4c08fSHaikun Wang 				      dev->name);
34179b4c08fSHaikun Wang 				return status;
34279b4c08fSHaikun Wang 			}
34379b4c08fSHaikun Wang 		}
34479b4c08fSHaikun Wang 
34579b4c08fSHaikun Wang 		/* (2) Program full page via Buffer1 */
34679b4c08fSHaikun Wang 		addr += to;
34779b4c08fSHaikun Wang 		command[0] = OP_PROGRAM_VIA_BUF1;
34879b4c08fSHaikun Wang 		command[1] = (addr & 0x00FF0000) >> 16;
34979b4c08fSHaikun Wang 		command[2] = (addr & 0x0000FF00) >> 8;
35079b4c08fSHaikun Wang 		command[3] = (addr & 0x000000FF);
35179b4c08fSHaikun Wang 
35279b4c08fSHaikun Wang 		debug("PROGRAM: (%x) %x %x %x\n",
35379b4c08fSHaikun Wang 		      command[0], command[1], command[2], command[3]);
35479b4c08fSHaikun Wang 
35579b4c08fSHaikun Wang 		status = spi_flash_cmd_write(spi, command,
35679b4c08fSHaikun Wang 					     4, writebuf, writelen);
35779b4c08fSHaikun Wang 		if (status < 0) {
35879b4c08fSHaikun Wang 			debug("%s: write send command error!\n", dev->name);
35979b4c08fSHaikun Wang 			return -EIO;
36079b4c08fSHaikun Wang 		}
36179b4c08fSHaikun Wang 
36279b4c08fSHaikun Wang 		status = dataflash_waitready(spi);
36379b4c08fSHaikun Wang 		if (status < 0) {
36479b4c08fSHaikun Wang 			debug("%s: write waitready error!\n", dev->name);
36579b4c08fSHaikun Wang 			return status;
36679b4c08fSHaikun Wang 		}
36779b4c08fSHaikun Wang 
36879b4c08fSHaikun Wang #ifdef CONFIG_SPI_DATAFLASH_WRITE_VERIFY
36979b4c08fSHaikun Wang 		/* (3) Compare to Buffer1 */
37079b4c08fSHaikun Wang 		addr = pageaddr << dataflash->page_offset;
37179b4c08fSHaikun Wang 		command[0] = OP_COMPARE_BUF1;
37279b4c08fSHaikun Wang 		command[1] = (addr & 0x00FF0000) >> 16;
37379b4c08fSHaikun Wang 		command[2] = (addr & 0x0000FF00) >> 8;
37479b4c08fSHaikun Wang 		command[3] = 0;
37579b4c08fSHaikun Wang 
37679b4c08fSHaikun Wang 		debug("COMPARE: (%x) %x %x %x\n",
37779b4c08fSHaikun Wang 		      command[0], command[1], command[2], command[3]);
37879b4c08fSHaikun Wang 
37979b4c08fSHaikun Wang 		status = spi_flash_cmd_write(spi, command,
38079b4c08fSHaikun Wang 					     4, writebuf, writelen);
38179b4c08fSHaikun Wang 		if (status < 0) {
38279b4c08fSHaikun Wang 			debug("%s: write(compare) send command error!\n",
38379b4c08fSHaikun Wang 			      dev->name);
38479b4c08fSHaikun Wang 			return -EIO;
38579b4c08fSHaikun Wang 		}
38679b4c08fSHaikun Wang 
38779b4c08fSHaikun Wang 		status = dataflash_waitready(spi);
38879b4c08fSHaikun Wang 
38979b4c08fSHaikun Wang 		/* Check result of the compare operation */
39079b4c08fSHaikun Wang 		if (status & (1 << 6)) {
39125488ec1SJagan Teki 			printf("dataflash: write compare page %u, err %d\n",
39279b4c08fSHaikun Wang 			       pageaddr, status);
39379b4c08fSHaikun Wang 			remaining = 0;
39479b4c08fSHaikun Wang 			status = -EIO;
39579b4c08fSHaikun Wang 			break;
39679b4c08fSHaikun Wang 		} else {
39779b4c08fSHaikun Wang 			status = 0;
39879b4c08fSHaikun Wang 		}
39979b4c08fSHaikun Wang 
40079b4c08fSHaikun Wang #endif	/* CONFIG_SPI_DATAFLASH_WRITE_VERIFY */
40179b4c08fSHaikun Wang 		remaining = remaining - writelen;
40279b4c08fSHaikun Wang 		pageaddr++;
40379b4c08fSHaikun Wang 		to = 0;
40479b4c08fSHaikun Wang 		writebuf += writelen;
40579b4c08fSHaikun Wang 
40679b4c08fSHaikun Wang 		if (remaining > spi_flash->page_size)
40779b4c08fSHaikun Wang 			writelen = spi_flash->page_size;
40879b4c08fSHaikun Wang 		else
40979b4c08fSHaikun Wang 			writelen = remaining;
41079b4c08fSHaikun Wang 	}
41179b4c08fSHaikun Wang 
41279b4c08fSHaikun Wang 	spi_release_bus(spi);
41379b4c08fSHaikun Wang 
41479b4c08fSHaikun Wang 	return 0;
41579b4c08fSHaikun Wang }
41679b4c08fSHaikun Wang 
add_dataflash(struct udevice * dev,char * name,int nr_pages,int pagesize,int pageoffset,char revision)41779b4c08fSHaikun Wang static int add_dataflash(struct udevice *dev, char *name, int nr_pages,
41879b4c08fSHaikun Wang 			     int pagesize, int pageoffset, char revision)
41979b4c08fSHaikun Wang {
42079b4c08fSHaikun Wang 	struct spi_flash *spi_flash;
42179b4c08fSHaikun Wang 	struct dataflash *dataflash;
42279b4c08fSHaikun Wang 
42379b4c08fSHaikun Wang 	dataflash = dev_get_priv(dev);
42479b4c08fSHaikun Wang 	spi_flash = dev_get_uclass_priv(dev);
42579b4c08fSHaikun Wang 
42679b4c08fSHaikun Wang 	dataflash->page_offset = pageoffset;
42779b4c08fSHaikun Wang 
42879b4c08fSHaikun Wang 	spi_flash->name = name;
42979b4c08fSHaikun Wang 	spi_flash->page_size = pagesize;
43079b4c08fSHaikun Wang 	spi_flash->size = nr_pages * pagesize;
43179b4c08fSHaikun Wang 	spi_flash->erase_size = pagesize;
43279b4c08fSHaikun Wang 
43379b4c08fSHaikun Wang #ifndef CONFIG_SPL_BUILD
43479b4c08fSHaikun Wang 	printf("SPI DataFlash: Detected %s with page size ", spi_flash->name);
43579b4c08fSHaikun Wang 	print_size(spi_flash->page_size, ", erase size ");
43679b4c08fSHaikun Wang 	print_size(spi_flash->erase_size, ", total ");
43779b4c08fSHaikun Wang 	print_size(spi_flash->size, "");
43879b4c08fSHaikun Wang 	printf(", revision %c", revision);
43979b4c08fSHaikun Wang 	puts("\n");
44079b4c08fSHaikun Wang #endif
44179b4c08fSHaikun Wang 
44279b4c08fSHaikun Wang 	return 0;
44379b4c08fSHaikun Wang }
44479b4c08fSHaikun Wang 
445*c4e88623SVignesh R struct data_flash_info {
44679b4c08fSHaikun Wang 	char		*name;
44779b4c08fSHaikun Wang 
44879b4c08fSHaikun Wang 	/*
44979b4c08fSHaikun Wang 	 * JEDEC id has a high byte of zero plus three data bytes:
45079b4c08fSHaikun Wang 	 * the manufacturer id, then a two byte device id.
45179b4c08fSHaikun Wang 	 */
45279b4c08fSHaikun Wang 	uint32_t	jedec_id;
45379b4c08fSHaikun Wang 
45479b4c08fSHaikun Wang 	/* The size listed here is what works with OP_ERASE_PAGE. */
45579b4c08fSHaikun Wang 	unsigned	nr_pages;
45679b4c08fSHaikun Wang 	uint16_t	pagesize;
45779b4c08fSHaikun Wang 	uint16_t	pageoffset;
45879b4c08fSHaikun Wang 
45979b4c08fSHaikun Wang 	uint16_t	flags;
46079b4c08fSHaikun Wang #define SUP_POW2PS	0x0002		/* supports 2^N byte pages */
46179b4c08fSHaikun Wang #define IS_POW2PS	0x0001		/* uses 2^N byte pages */
46279b4c08fSHaikun Wang };
46379b4c08fSHaikun Wang 
464*c4e88623SVignesh R static struct data_flash_info dataflash_data[] = {
46579b4c08fSHaikun Wang 	/*
46679b4c08fSHaikun Wang 	 * NOTE:  chips with SUP_POW2PS (rev D and up) need two entries,
46779b4c08fSHaikun Wang 	 * one with IS_POW2PS and the other without.  The entry with the
46879b4c08fSHaikun Wang 	 * non-2^N byte page size can't name exact chip revisions without
46979b4c08fSHaikun Wang 	 * losing backwards compatibility for cmdlinepart.
47079b4c08fSHaikun Wang 	 *
47179b4c08fSHaikun Wang 	 * Those two entries have different name spelling format in order to
47279b4c08fSHaikun Wang 	 * show their difference obviously.
47379b4c08fSHaikun Wang 	 * The upper case refer to the chip isn't in normal 2^N bytes page-size
47479b4c08fSHaikun Wang 	 * mode.
47579b4c08fSHaikun Wang 	 * The lower case refer to the chip is in normal 2^N bytes page-size
47679b4c08fSHaikun Wang 	 * mode.
47779b4c08fSHaikun Wang 	 *
47879b4c08fSHaikun Wang 	 * These newer chips also support 128-byte security registers (with
47979b4c08fSHaikun Wang 	 * 64 bytes one-time-programmable) and software write-protection.
48079b4c08fSHaikun Wang 	 */
48179b4c08fSHaikun Wang 	{ "AT45DB011B",  0x1f2200, 512, 264, 9, SUP_POW2PS},
48279b4c08fSHaikun Wang 	{ "at45db011d",  0x1f2200, 512, 256, 8, SUP_POW2PS | IS_POW2PS},
48379b4c08fSHaikun Wang 
48479b4c08fSHaikun Wang 	{ "AT45DB021B",  0x1f2300, 1024, 264, 9, SUP_POW2PS},
48579b4c08fSHaikun Wang 	{ "at45db021d",  0x1f2300, 1024, 256, 8, SUP_POW2PS | IS_POW2PS},
48679b4c08fSHaikun Wang 
48779b4c08fSHaikun Wang 	{ "AT45DB041x",  0x1f2400, 2048, 264, 9, SUP_POW2PS},
48879b4c08fSHaikun Wang 	{ "at45db041d",  0x1f2400, 2048, 256, 8, SUP_POW2PS | IS_POW2PS},
48979b4c08fSHaikun Wang 
49079b4c08fSHaikun Wang 	{ "AT45DB081B",  0x1f2500, 4096, 264, 9, SUP_POW2PS},
49179b4c08fSHaikun Wang 	{ "at45db081d",  0x1f2500, 4096, 256, 8, SUP_POW2PS | IS_POW2PS},
49279b4c08fSHaikun Wang 
49379b4c08fSHaikun Wang 	{ "AT45DB161x",  0x1f2600, 4096, 528, 10, SUP_POW2PS},
49479b4c08fSHaikun Wang 	{ "at45db161d",  0x1f2600, 4096, 512, 9, SUP_POW2PS | IS_POW2PS},
49579b4c08fSHaikun Wang 
49679b4c08fSHaikun Wang 	{ "AT45DB321x",  0x1f2700, 8192, 528, 10, 0},		/* rev C */
49779b4c08fSHaikun Wang 
49879b4c08fSHaikun Wang 	{ "AT45DB321x",  0x1f2701, 8192, 528, 10, SUP_POW2PS},
49979b4c08fSHaikun Wang 	{ "at45db321d",  0x1f2701, 8192, 512, 9, SUP_POW2PS | IS_POW2PS},
50079b4c08fSHaikun Wang 
50179b4c08fSHaikun Wang 	{ "AT45DB642x",  0x1f2800, 8192, 1056, 11, SUP_POW2PS},
50279b4c08fSHaikun Wang 	{ "at45db642d",  0x1f2800, 8192, 1024, 10, SUP_POW2PS | IS_POW2PS},
50379b4c08fSHaikun Wang };
50479b4c08fSHaikun Wang 
jedec_probe(struct spi_slave * spi)505*c4e88623SVignesh R static struct data_flash_info *jedec_probe(struct spi_slave *spi)
50679b4c08fSHaikun Wang {
50779b4c08fSHaikun Wang 	int			tmp;
5081835302dSJagan Teki 	uint8_t			id[5];
50979b4c08fSHaikun Wang 	uint32_t		jedec;
510*c4e88623SVignesh R 	struct data_flash_info	*info;
51179b4c08fSHaikun Wang 	int status;
51279b4c08fSHaikun Wang 
51379b4c08fSHaikun Wang 	/*
51479b4c08fSHaikun Wang 	 * JEDEC also defines an optional "extended device information"
51579b4c08fSHaikun Wang 	 * string for after vendor-specific data, after the three bytes
51679b4c08fSHaikun Wang 	 * we use here.  Supporting some chips might require using it.
51779b4c08fSHaikun Wang 	 *
51879b4c08fSHaikun Wang 	 * If the vendor ID isn't Atmel's (0x1f), assume this call failed.
51979b4c08fSHaikun Wang 	 * That's not an error; only rev C and newer chips handle it, and
52079b4c08fSHaikun Wang 	 * only Atmel sells these chips.
52179b4c08fSHaikun Wang 	 */
5221835302dSJagan Teki 	tmp = spi_flash_cmd(spi, CMD_READ_ID, id, sizeof(id));
5231835302dSJagan Teki 	if (tmp < 0) {
5241835302dSJagan Teki 		printf("dataflash: error %d reading JEDEC ID\n", tmp);
5251835302dSJagan Teki 		return ERR_PTR(tmp);
5261835302dSJagan Teki 	}
52779b4c08fSHaikun Wang 	if (id[0] != 0x1f)
52879b4c08fSHaikun Wang 		return NULL;
52979b4c08fSHaikun Wang 
53079b4c08fSHaikun Wang 	jedec = id[0];
53179b4c08fSHaikun Wang 	jedec = jedec << 8;
53279b4c08fSHaikun Wang 	jedec |= id[1];
53379b4c08fSHaikun Wang 	jedec = jedec << 8;
53479b4c08fSHaikun Wang 	jedec |= id[2];
53579b4c08fSHaikun Wang 
53679b4c08fSHaikun Wang 	for (tmp = 0, info = dataflash_data;
53779b4c08fSHaikun Wang 			tmp < ARRAY_SIZE(dataflash_data);
53879b4c08fSHaikun Wang 			tmp++, info++) {
53979b4c08fSHaikun Wang 		if (info->jedec_id == jedec) {
54079b4c08fSHaikun Wang 			if (info->flags & SUP_POW2PS) {
54179b4c08fSHaikun Wang 				status = dataflash_status(spi);
54279b4c08fSHaikun Wang 				if (status < 0) {
54325488ec1SJagan Teki 					debug("dataflash: status error %d\n",
54479b4c08fSHaikun Wang 					      status);
54579b4c08fSHaikun Wang 					return NULL;
54679b4c08fSHaikun Wang 				}
54779b4c08fSHaikun Wang 				if (status & 0x1) {
54879b4c08fSHaikun Wang 					if (info->flags & IS_POW2PS)
54979b4c08fSHaikun Wang 						return info;
55079b4c08fSHaikun Wang 				} else {
55179b4c08fSHaikun Wang 					if (!(info->flags & IS_POW2PS))
55279b4c08fSHaikun Wang 						return info;
55379b4c08fSHaikun Wang 				}
55479b4c08fSHaikun Wang 			} else {
55579b4c08fSHaikun Wang 				return info;
55679b4c08fSHaikun Wang 			}
55779b4c08fSHaikun Wang 		}
55879b4c08fSHaikun Wang 	}
55979b4c08fSHaikun Wang 
56079b4c08fSHaikun Wang 	/*
56179b4c08fSHaikun Wang 	 * Treat other chips as errors ... we won't know the right page
56279b4c08fSHaikun Wang 	 * size (it might be binary) even when we can tell which density
56379b4c08fSHaikun Wang 	 * class is involved (legacy chip id scheme).
56479b4c08fSHaikun Wang 	 */
56525488ec1SJagan Teki 	printf("dataflash: JEDEC id %06x not handled\n", jedec);
56625488ec1SJagan Teki 	return ERR_PTR(-ENODEV);
56779b4c08fSHaikun Wang }
56879b4c08fSHaikun Wang 
56979b4c08fSHaikun Wang /*
57079b4c08fSHaikun Wang  * Detect and initialize DataFlash device, using JEDEC IDs on newer chips
57179b4c08fSHaikun Wang  * or else the ID code embedded in the status bits:
57279b4c08fSHaikun Wang  *
57379b4c08fSHaikun Wang  *   Device      Density         ID code          #Pages PageSize  Offset
57479b4c08fSHaikun Wang  *   AT45DB011B  1Mbit   (128K)  xx0011xx (0x0c)    512    264      9
57579b4c08fSHaikun Wang  *   AT45DB021B  2Mbit   (256K)  xx0101xx (0x14)   1024    264      9
57679b4c08fSHaikun Wang  *   AT45DB041B  4Mbit   (512K)  xx0111xx (0x1c)   2048    264      9
57779b4c08fSHaikun Wang  *   AT45DB081B  8Mbit   (1M)    xx1001xx (0x24)   4096    264      9
57879b4c08fSHaikun Wang  *   AT45DB0161B 16Mbit  (2M)    xx1011xx (0x2c)   4096    528     10
57979b4c08fSHaikun Wang  *   AT45DB0321B 32Mbit  (4M)    xx1101xx (0x34)   8192    528     10
58079b4c08fSHaikun Wang  *   AT45DB0642  64Mbit  (8M)    xx111xxx (0x3c)   8192   1056     11
58179b4c08fSHaikun Wang  *   AT45DB1282  128Mbit (16M)   xx0100xx (0x10)  16384   1056     11
58279b4c08fSHaikun Wang  */
spi_dataflash_probe(struct udevice * dev)58379b4c08fSHaikun Wang static int spi_dataflash_probe(struct udevice *dev)
58479b4c08fSHaikun Wang {
585bcbe3d15SSimon Glass 	struct spi_slave *spi = dev_get_parent_priv(dev);
58679b4c08fSHaikun Wang 	struct spi_flash *spi_flash;
587*c4e88623SVignesh R 	struct data_flash_info *info;
58811b93228SJagan Teki 	int status;
58979b4c08fSHaikun Wang 
59079b4c08fSHaikun Wang 	spi_flash = dev_get_uclass_priv(dev);
591dc19b06fSJagan Teki 	spi_flash->spi = spi;
59279b4c08fSHaikun Wang 	spi_flash->dev = dev;
59379b4c08fSHaikun Wang 
59411b93228SJagan Teki 	status = spi_claim_bus(spi);
59511b93228SJagan Teki 	if (status)
59611b93228SJagan Teki 		return status;
59779b4c08fSHaikun Wang 
59879b4c08fSHaikun Wang 	/*
59979b4c08fSHaikun Wang 	 * Try to detect dataflash by JEDEC ID.
60079b4c08fSHaikun Wang 	 * If it succeeds we know we have either a C or D part.
60179b4c08fSHaikun Wang 	 * D will support power of 2 pagesize option.
60279b4c08fSHaikun Wang 	 * Both support the security register, though with different
60379b4c08fSHaikun Wang 	 * write procedures.
60479b4c08fSHaikun Wang 	 */
6051835302dSJagan Teki 	info = jedec_probe(spi);
6061835302dSJagan Teki 	if (IS_ERR(info))
60711b93228SJagan Teki 		goto err_jedec_probe;
60811b93228SJagan Teki 	if (info != NULL) {
60911b93228SJagan Teki 		status = add_dataflash(dev, info->name, info->nr_pages,
61079b4c08fSHaikun Wang 				info->pagesize, info->pageoffset,
61179b4c08fSHaikun Wang 				(info->flags & SUP_POW2PS) ? 'd' : 'c');
61211b93228SJagan Teki 		if (status < 0)
61311b93228SJagan Teki 			goto err_status;
61411b93228SJagan Teki 	}
61511b93228SJagan Teki 
61679b4c08fSHaikun Wang        /*
61779b4c08fSHaikun Wang 	* Older chips support only legacy commands, identifing
61879b4c08fSHaikun Wang 	* capacity using bits in the status byte.
61979b4c08fSHaikun Wang 	*/
62079b4c08fSHaikun Wang 	status = dataflash_status(spi);
62179b4c08fSHaikun Wang 	if (status <= 0 || status == 0xff) {
62225488ec1SJagan Teki 		printf("dataflash: read status error %d\n", status);
62379b4c08fSHaikun Wang 		if (status == 0 || status == 0xff)
62479b4c08fSHaikun Wang 			status = -ENODEV;
62511b93228SJagan Teki 		goto err_jedec_probe;
62679b4c08fSHaikun Wang 	}
62711b93228SJagan Teki 
62879b4c08fSHaikun Wang        /*
62979b4c08fSHaikun Wang 	* if there's a device there, assume it's dataflash.
63079b4c08fSHaikun Wang 	* board setup should have set spi->max_speed_max to
63179b4c08fSHaikun Wang 	* match f(car) for continuous reads, mode 0 or 3.
63279b4c08fSHaikun Wang 	*/
63379b4c08fSHaikun Wang 	switch (status & 0x3c) {
63479b4c08fSHaikun Wang 	case 0x0c:	/* 0 0 1 1 x x */
63511b93228SJagan Teki 		status = add_dataflash(dev, "AT45DB011B", 512, 264, 9, 0);
63679b4c08fSHaikun Wang 		break;
63779b4c08fSHaikun Wang 	case 0x14:	/* 0 1 0 1 x x */
63811b93228SJagan Teki 		status = add_dataflash(dev, "AT45DB021B", 1024, 264, 9, 0);
63979b4c08fSHaikun Wang 		break;
64079b4c08fSHaikun Wang 	case 0x1c:	/* 0 1 1 1 x x */
64111b93228SJagan Teki 		status = add_dataflash(dev, "AT45DB041x", 2048, 264, 9, 0);
64279b4c08fSHaikun Wang 		break;
64379b4c08fSHaikun Wang 	case 0x24:	/* 1 0 0 1 x x */
64411b93228SJagan Teki 		status = add_dataflash(dev, "AT45DB081B", 4096, 264, 9, 0);
64579b4c08fSHaikun Wang 		break;
64679b4c08fSHaikun Wang 	case 0x2c:	/* 1 0 1 1 x x */
64711b93228SJagan Teki 		status = add_dataflash(dev, "AT45DB161x", 4096, 528, 10, 0);
64879b4c08fSHaikun Wang 		break;
64979b4c08fSHaikun Wang 	case 0x34:	/* 1 1 0 1 x x */
65011b93228SJagan Teki 		status = add_dataflash(dev, "AT45DB321x", 8192, 528, 10, 0);
65179b4c08fSHaikun Wang 		break;
65279b4c08fSHaikun Wang 	case 0x38:	/* 1 1 1 x x x */
65379b4c08fSHaikun Wang 	case 0x3c:
65411b93228SJagan Teki 		status = add_dataflash(dev, "AT45DB642x", 8192, 1056, 11, 0);
65579b4c08fSHaikun Wang 		break;
65679b4c08fSHaikun Wang 	/* obsolete AT45DB1282 not (yet?) supported */
65779b4c08fSHaikun Wang 	default:
65825488ec1SJagan Teki 		printf("dataflash: unsupported device (%x)\n", status & 0x3c);
65979b4c08fSHaikun Wang 		status = -ENODEV;
66011b93228SJagan Teki 		goto err_status;
66179b4c08fSHaikun Wang 	}
66279b4c08fSHaikun Wang 
66311b93228SJagan Teki 	return status;
66411b93228SJagan Teki 
66511b93228SJagan Teki err_status:
66611b93228SJagan Teki 	spi_free_slave(spi);
66711b93228SJagan Teki err_jedec_probe:
66879b4c08fSHaikun Wang 	spi_release_bus(spi);
66979b4c08fSHaikun Wang 	return status;
67079b4c08fSHaikun Wang }
67179b4c08fSHaikun Wang 
67279b4c08fSHaikun Wang static const struct dm_spi_flash_ops spi_dataflash_ops = {
67379b4c08fSHaikun Wang 	.read = spi_dataflash_read,
67479b4c08fSHaikun Wang 	.write = spi_dataflash_write,
67579b4c08fSHaikun Wang 	.erase = spi_dataflash_erase,
67679b4c08fSHaikun Wang };
67779b4c08fSHaikun Wang 
67879b4c08fSHaikun Wang static const struct udevice_id spi_dataflash_ids[] = {
67979b4c08fSHaikun Wang 	{ .compatible = "atmel,at45", },
68079b4c08fSHaikun Wang 	{ .compatible = "atmel,dataflash", },
68179b4c08fSHaikun Wang 	{ }
68279b4c08fSHaikun Wang };
68379b4c08fSHaikun Wang 
68479b4c08fSHaikun Wang U_BOOT_DRIVER(spi_dataflash) = {
68579b4c08fSHaikun Wang 	.name		= "spi_dataflash",
68679b4c08fSHaikun Wang 	.id		= UCLASS_SPI_FLASH,
68779b4c08fSHaikun Wang 	.of_match	= spi_dataflash_ids,
68879b4c08fSHaikun Wang 	.probe		= spi_dataflash_probe,
68979b4c08fSHaikun Wang 	.priv_auto_alloc_size = sizeof(struct dataflash),
69079b4c08fSHaikun Wang 	.ops		= &spi_dataflash_ops,
69179b4c08fSHaikun Wang };
692