1a8cb4fb5SSimon Glass /*
2a8cb4fb5SSimon Glass  * Copyright (c) 2013 Google, Inc
3a8cb4fb5SSimon Glass  *
4a8cb4fb5SSimon Glass  * SPDX-License-Identifier:	GPL-2.0+
5a8cb4fb5SSimon Glass  */
6a8cb4fb5SSimon Glass 
7a8cb4fb5SSimon Glass #include <common.h>
8a8cb4fb5SSimon Glass #include <clk.h>
9a8cb4fb5SSimon Glass #include <dm.h>
10*bfeb443eSSimon Glass #include <dt-structs.h>
11a8cb4fb5SSimon Glass #include <dwmmc.h>
12a8cb4fb5SSimon Glass #include <errno.h>
13*bfeb443eSSimon Glass #include <mapmem.h>
14e1efec4eSSimon Glass #include <pwrseq.h>
15a8cb4fb5SSimon Glass #include <syscon.h>
16e1efec4eSSimon Glass #include <asm/gpio.h>
17a8cb4fb5SSimon Glass #include <asm/arch/clock.h>
18a8cb4fb5SSimon Glass #include <asm/arch/periph.h>
19a8cb4fb5SSimon Glass #include <linux/err.h>
20a8cb4fb5SSimon Glass 
21a8cb4fb5SSimon Glass DECLARE_GLOBAL_DATA_PTR;
22a8cb4fb5SSimon Glass 
23f6e41d17SSimon Glass struct rockchip_mmc_plat {
24*bfeb443eSSimon Glass #if CONFIG_IS_ENABLED(OF_PLATDATA)
25*bfeb443eSSimon Glass 	struct dtd_rockchip_rk3288_dw_mshc dtplat;
26*bfeb443eSSimon Glass #endif
27f6e41d17SSimon Glass 	struct mmc_config cfg;
28f6e41d17SSimon Glass 	struct mmc mmc;
29f6e41d17SSimon Glass };
30f6e41d17SSimon Glass 
31a8cb4fb5SSimon Glass struct rockchip_dwmmc_priv {
32135aa950SStephen Warren 	struct clk clk;
33a8cb4fb5SSimon Glass 	struct dwmci_host host;
346809b04fSSimon Glass 	int fifo_depth;
356809b04fSSimon Glass 	bool fifo_mode;
366809b04fSSimon Glass 	u32 minmax[2];
37a8cb4fb5SSimon Glass };
38a8cb4fb5SSimon Glass 
39a8cb4fb5SSimon Glass static uint rockchip_dwmmc_get_mmc_clk(struct dwmci_host *host, uint freq)
40a8cb4fb5SSimon Glass {
41a8cb4fb5SSimon Glass 	struct udevice *dev = host->priv;
42a8cb4fb5SSimon Glass 	struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
43a8cb4fb5SSimon Glass 	int ret;
44a8cb4fb5SSimon Glass 
45135aa950SStephen Warren 	ret = clk_set_rate(&priv->clk, freq);
46a8cb4fb5SSimon Glass 	if (ret < 0) {
47a8cb4fb5SSimon Glass 		debug("%s: err=%d\n", __func__, ret);
48a8cb4fb5SSimon Glass 		return ret;
49a8cb4fb5SSimon Glass 	}
50a8cb4fb5SSimon Glass 
51a8cb4fb5SSimon Glass 	return freq;
52a8cb4fb5SSimon Glass }
53a8cb4fb5SSimon Glass 
54a8cb4fb5SSimon Glass static int rockchip_dwmmc_ofdata_to_platdata(struct udevice *dev)
55a8cb4fb5SSimon Glass {
56*bfeb443eSSimon Glass #if !CONFIG_IS_ENABLED(OF_PLATDATA)
57a8cb4fb5SSimon Glass 	struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
58a8cb4fb5SSimon Glass 	struct dwmci_host *host = &priv->host;
59a8cb4fb5SSimon Glass 
60a8cb4fb5SSimon Glass 	host->name = dev->name;
61a8cb4fb5SSimon Glass 	host->ioaddr = (void *)dev_get_addr(dev);
62a8cb4fb5SSimon Glass 	host->buswidth = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
63a8cb4fb5SSimon Glass 					"bus-width", 4);
64a8cb4fb5SSimon Glass 	host->get_mmc_clk = rockchip_dwmmc_get_mmc_clk;
65a8cb4fb5SSimon Glass 	host->priv = dev;
66a8cb4fb5SSimon Glass 
67ace2198bShuang lin 	/* use non-removeable as sdcard and emmc as judgement */
68ace2198bShuang lin 	if (fdtdec_get_bool(gd->fdt_blob, dev->of_offset, "non-removable"))
696579385bShuang lin 		host->dev_index = 0;
706579385bShuang lin 	else
71ace2198bShuang lin 		host->dev_index = 1;
72a8cb4fb5SSimon Glass 
736809b04fSSimon Glass 	priv->fifo_depth = fdtdec_get_int(gd->fdt_blob, dev->of_offset,
746809b04fSSimon Glass 				    "fifo-depth", 0);
756809b04fSSimon Glass 	if (priv->fifo_depth < 0)
766809b04fSSimon Glass 		return -EINVAL;
776809b04fSSimon Glass 	priv->fifo_mode = fdtdec_get_bool(gd->fdt_blob, dev->of_offset,
786809b04fSSimon Glass 					  "fifo-mode");
796809b04fSSimon Glass 	if (fdtdec_get_int_array(gd->fdt_blob, dev->of_offset,
806809b04fSSimon Glass 				 "clock-freq-min-max", priv->minmax, 2))
816809b04fSSimon Glass 		return -EINVAL;
82*bfeb443eSSimon Glass #endif
83a8cb4fb5SSimon Glass 	return 0;
84a8cb4fb5SSimon Glass }
85a8cb4fb5SSimon Glass 
86a8cb4fb5SSimon Glass static int rockchip_dwmmc_probe(struct udevice *dev)
87a8cb4fb5SSimon Glass {
88f6e41d17SSimon Glass 	struct rockchip_mmc_plat *plat = dev_get_platdata(dev);
89a8cb4fb5SSimon Glass 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
90a8cb4fb5SSimon Glass 	struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
91a8cb4fb5SSimon Glass 	struct dwmci_host *host = &priv->host;
92e1efec4eSSimon Glass 	struct udevice *pwr_dev __maybe_unused;
93a8cb4fb5SSimon Glass 	int ret;
94a8cb4fb5SSimon Glass 
95*bfeb443eSSimon Glass #if CONFIG_IS_ENABLED(OF_PLATDATA)
96*bfeb443eSSimon Glass 	struct dtd_rockchip_rk3288_dw_mshc *dtplat = &plat->dtplat;
97*bfeb443eSSimon Glass 
98*bfeb443eSSimon Glass 	host->name = dev->name;
99*bfeb443eSSimon Glass 	host->ioaddr = map_sysmem(dtplat->reg[0], dtplat->reg[1]);
100*bfeb443eSSimon Glass 	host->buswidth = dtplat->bus_width;
101*bfeb443eSSimon Glass 	host->get_mmc_clk = rockchip_dwmmc_get_mmc_clk;
102*bfeb443eSSimon Glass 	host->priv = dev;
103*bfeb443eSSimon Glass 	host->dev_index = 0;
104*bfeb443eSSimon Glass 	priv->fifo_depth = dtplat->fifo_depth;
105*bfeb443eSSimon Glass 	priv->fifo_mode = 0;
106*bfeb443eSSimon Glass 	memcpy(priv->minmax, dtplat->clock_freq_min_max, sizeof(priv->minmax));
107*bfeb443eSSimon Glass 
108*bfeb443eSSimon Glass 	ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &priv->clk);
109*bfeb443eSSimon Glass 	if (ret < 0)
110*bfeb443eSSimon Glass 		return ret;
111*bfeb443eSSimon Glass #else
112898d6439SSimon Glass 	ret = clk_get_by_index(dev, 0, &priv->clk);
113898d6439SSimon Glass 	if (ret < 0)
114a8cb4fb5SSimon Glass 		return ret;
115*bfeb443eSSimon Glass #endif
11628637248Shuang lin 	host->fifoth_val = MSIZE(0x2) |
1176809b04fSSimon Glass 		RX_WMARK(priv->fifo_depth / 2 - 1) |
1186809b04fSSimon Glass 		TX_WMARK(priv->fifo_depth / 2);
11928637248Shuang lin 
1206809b04fSSimon Glass 	host->fifo_mode = priv->fifo_mode;
12128637248Shuang lin 
122e1efec4eSSimon Glass #ifdef CONFIG_PWRSEQ
123e1efec4eSSimon Glass 	/* Enable power if needed */
124e1efec4eSSimon Glass 	ret = uclass_get_device_by_phandle(UCLASS_PWRSEQ, dev, "mmc-pwrseq",
125e1efec4eSSimon Glass 					   &pwr_dev);
126e1efec4eSSimon Glass 	if (!ret) {
127e1efec4eSSimon Glass 		ret = pwrseq_set_power(pwr_dev, true);
128e1efec4eSSimon Glass 		if (ret)
129e1efec4eSSimon Glass 			return ret;
130e1efec4eSSimon Glass 	}
131e1efec4eSSimon Glass #endif
132f6e41d17SSimon Glass 	dwmci_setup_cfg(&plat->cfg, dev->name, host->buswidth, host->caps,
1336809b04fSSimon Glass 			priv->minmax[1], priv->minmax[0]);
134f6e41d17SSimon Glass 	host->mmc = &plat->mmc;
135f6e41d17SSimon Glass 	host->mmc->priv = &priv->host;
136cffe5d86SSimon Glass 	host->mmc->dev = dev;
137a8cb4fb5SSimon Glass 	upriv->mmc = host->mmc;
138a8cb4fb5SSimon Glass 
13942b37d8dSSimon Glass 	return dwmci_probe(dev);
140a8cb4fb5SSimon Glass }
141a8cb4fb5SSimon Glass 
142f6e41d17SSimon Glass static int rockchip_dwmmc_bind(struct udevice *dev)
143f6e41d17SSimon Glass {
144f6e41d17SSimon Glass 	struct rockchip_mmc_plat *plat = dev_get_platdata(dev);
145f6e41d17SSimon Glass 	int ret;
146f6e41d17SSimon Glass 
147f6e41d17SSimon Glass 	ret = dwmci_bind(dev, &plat->mmc, &plat->cfg);
148f6e41d17SSimon Glass 	if (ret)
149f6e41d17SSimon Glass 		return ret;
150f6e41d17SSimon Glass 
151f6e41d17SSimon Glass 	return 0;
152f6e41d17SSimon Glass }
153f6e41d17SSimon Glass 
154a8cb4fb5SSimon Glass static const struct udevice_id rockchip_dwmmc_ids[] = {
155a8cb4fb5SSimon Glass 	{ .compatible = "rockchip,rk3288-dw-mshc" },
156a8cb4fb5SSimon Glass 	{ }
157a8cb4fb5SSimon Glass };
158a8cb4fb5SSimon Glass 
159a8cb4fb5SSimon Glass U_BOOT_DRIVER(rockchip_dwmmc_drv) = {
160*bfeb443eSSimon Glass 	.name		= "rockchip_rk3288_dw_mshc",
161a8cb4fb5SSimon Glass 	.id		= UCLASS_MMC,
162a8cb4fb5SSimon Glass 	.of_match	= rockchip_dwmmc_ids,
163a8cb4fb5SSimon Glass 	.ofdata_to_platdata = rockchip_dwmmc_ofdata_to_platdata,
16442b37d8dSSimon Glass 	.ops		= &dm_dwmci_ops,
165f6e41d17SSimon Glass 	.bind		= rockchip_dwmmc_bind,
166a8cb4fb5SSimon Glass 	.probe		= rockchip_dwmmc_probe,
167a8cb4fb5SSimon Glass 	.priv_auto_alloc_size = sizeof(struct rockchip_dwmmc_priv),
168f6e41d17SSimon Glass 	.platdata_auto_alloc_size = sizeof(struct rockchip_mmc_plat),
169a8cb4fb5SSimon Glass };
170e1efec4eSSimon Glass 
171e1efec4eSSimon Glass #ifdef CONFIG_PWRSEQ
172e1efec4eSSimon Glass static int rockchip_dwmmc_pwrseq_set_power(struct udevice *dev, bool enable)
173e1efec4eSSimon Glass {
174e1efec4eSSimon Glass 	struct gpio_desc reset;
175e1efec4eSSimon Glass 	int ret;
176e1efec4eSSimon Glass 
177e1efec4eSSimon Glass 	ret = gpio_request_by_name(dev, "reset-gpios", 0, &reset, GPIOD_IS_OUT);
178e1efec4eSSimon Glass 	if (ret)
179e1efec4eSSimon Glass 		return ret;
180e1efec4eSSimon Glass 	dm_gpio_set_value(&reset, 1);
181e1efec4eSSimon Glass 	udelay(1);
182e1efec4eSSimon Glass 	dm_gpio_set_value(&reset, 0);
183e1efec4eSSimon Glass 	udelay(200);
184e1efec4eSSimon Glass 
185e1efec4eSSimon Glass 	return 0;
186e1efec4eSSimon Glass }
187e1efec4eSSimon Glass 
188e1efec4eSSimon Glass static const struct pwrseq_ops rockchip_dwmmc_pwrseq_ops = {
189e1efec4eSSimon Glass 	.set_power	= rockchip_dwmmc_pwrseq_set_power,
190e1efec4eSSimon Glass };
191e1efec4eSSimon Glass 
192e1efec4eSSimon Glass static const struct udevice_id rockchip_dwmmc_pwrseq_ids[] = {
193e1efec4eSSimon Glass 	{ .compatible = "mmc-pwrseq-emmc" },
194e1efec4eSSimon Glass 	{ }
195e1efec4eSSimon Glass };
196e1efec4eSSimon Glass 
197e1efec4eSSimon Glass U_BOOT_DRIVER(rockchip_dwmmc_pwrseq_drv) = {
198e1efec4eSSimon Glass 	.name		= "mmc_pwrseq_emmc",
199e1efec4eSSimon Glass 	.id		= UCLASS_PWRSEQ,
200e1efec4eSSimon Glass 	.of_match	= rockchip_dwmmc_pwrseq_ids,
201e1efec4eSSimon Glass 	.ops		= &rockchip_dwmmc_pwrseq_ops,
202e1efec4eSSimon Glass };
203e1efec4eSSimon Glass #endif
204