171a758e1SMarek Vasut /* 271a758e1SMarek Vasut * Freescale i.MX28 SSP MMC driver 371a758e1SMarek Vasut * 471a758e1SMarek Vasut * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com> 571a758e1SMarek Vasut * on behalf of DENX Software Engineering GmbH 671a758e1SMarek Vasut * 771a758e1SMarek Vasut * Based on code from LTIB: 871a758e1SMarek Vasut * (C) Copyright 2008-2010 Freescale Semiconductor, Inc. 971a758e1SMarek Vasut * Terry Lv 1071a758e1SMarek Vasut * 1171a758e1SMarek Vasut * Copyright 2007, Freescale Semiconductor, Inc 1271a758e1SMarek Vasut * Andy Fleming 1371a758e1SMarek Vasut * 1471a758e1SMarek Vasut * Based vaguely on the pxa mmc code: 1571a758e1SMarek Vasut * (C) Copyright 2003 1671a758e1SMarek Vasut * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net 1771a758e1SMarek Vasut * 1871a758e1SMarek Vasut * See file CREDITS for list of people who contributed to this 1971a758e1SMarek Vasut * project. 2071a758e1SMarek Vasut * 2171a758e1SMarek Vasut * This program is free software; you can redistribute it and/or 2271a758e1SMarek Vasut * modify it under the terms of the GNU General Public License as 2371a758e1SMarek Vasut * published by the Free Software Foundation; either version 2 of 2471a758e1SMarek Vasut * the License, or (at your option) any later version. 2571a758e1SMarek Vasut * 2671a758e1SMarek Vasut * This program is distributed in the hope that it will be useful, 2771a758e1SMarek Vasut * but WITHOUT ANY WARRANTY; without even the implied warranty of 2871a758e1SMarek Vasut * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 2971a758e1SMarek Vasut * GNU General Public License for more details. 3071a758e1SMarek Vasut * 3171a758e1SMarek Vasut * You should have received a copy of the GNU General Public License 3271a758e1SMarek Vasut * along with this program; if not, write to the Free Software 3371a758e1SMarek Vasut * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 3471a758e1SMarek Vasut * MA 02111-1307 USA 3571a758e1SMarek Vasut */ 3671a758e1SMarek Vasut #include <common.h> 3771a758e1SMarek Vasut #include <malloc.h> 3871a758e1SMarek Vasut #include <mmc.h> 3971a758e1SMarek Vasut #include <asm/errno.h> 4071a758e1SMarek Vasut #include <asm/io.h> 4171a758e1SMarek Vasut #include <asm/arch/clock.h> 4271a758e1SMarek Vasut #include <asm/arch/imx-regs.h> 4371a758e1SMarek Vasut #include <asm/arch/sys_proto.h> 443687c415SMarek Vasut #include <asm/arch/dma.h> 454e6d81d1SMarek Vasut #include <bouncebuf.h> 4671a758e1SMarek Vasut 4771a758e1SMarek Vasut struct mxsmmc_priv { 4871a758e1SMarek Vasut int id; 499c471142SOtavio Salvador struct mxs_ssp_regs *regs; 5071a758e1SMarek Vasut uint32_t buswidth; 5171a758e1SMarek Vasut int (*mmc_is_wp)(int); 523687c415SMarek Vasut struct mxs_dma_desc *desc; 5371a758e1SMarek Vasut }; 5471a758e1SMarek Vasut 5571a758e1SMarek Vasut #define MXSMMC_MAX_TIMEOUT 10000 5620255900SMarek Vasut #define MXSMMC_SMALL_TRANSFER 512 5771a758e1SMarek Vasut 5886983328SMarek Vasut static int mxsmmc_send_cmd_pio(struct mxsmmc_priv *priv, struct mmc_data *data) 5986983328SMarek Vasut { 6086983328SMarek Vasut struct mxs_ssp_regs *ssp_regs = priv->regs; 6186983328SMarek Vasut uint32_t *data_ptr; 6286983328SMarek Vasut int timeout = MXSMMC_MAX_TIMEOUT; 6386983328SMarek Vasut uint32_t reg; 6486983328SMarek Vasut uint32_t data_count = data->blocksize * data->blocks; 6586983328SMarek Vasut 6686983328SMarek Vasut if (data->flags & MMC_DATA_READ) { 6786983328SMarek Vasut data_ptr = (uint32_t *)data->dest; 6886983328SMarek Vasut while (data_count && --timeout) { 6986983328SMarek Vasut reg = readl(&ssp_regs->hw_ssp_status); 7086983328SMarek Vasut if (!(reg & SSP_STATUS_FIFO_EMPTY)) { 7186983328SMarek Vasut *data_ptr++ = readl(&ssp_regs->hw_ssp_data); 7286983328SMarek Vasut data_count -= 4; 7386983328SMarek Vasut timeout = MXSMMC_MAX_TIMEOUT; 7486983328SMarek Vasut } else 7586983328SMarek Vasut udelay(1000); 7686983328SMarek Vasut } 7786983328SMarek Vasut } else { 7886983328SMarek Vasut data_ptr = (uint32_t *)data->src; 7986983328SMarek Vasut timeout *= 100; 8086983328SMarek Vasut while (data_count && --timeout) { 8186983328SMarek Vasut reg = readl(&ssp_regs->hw_ssp_status); 8286983328SMarek Vasut if (!(reg & SSP_STATUS_FIFO_FULL)) { 8386983328SMarek Vasut writel(*data_ptr++, &ssp_regs->hw_ssp_data); 8486983328SMarek Vasut data_count -= 4; 8586983328SMarek Vasut timeout = MXSMMC_MAX_TIMEOUT; 8686983328SMarek Vasut } else 8786983328SMarek Vasut udelay(1000); 8886983328SMarek Vasut } 8986983328SMarek Vasut } 9086983328SMarek Vasut 9186983328SMarek Vasut return timeout ? 0 : COMM_ERR; 9286983328SMarek Vasut } 9320255900SMarek Vasut 9486983328SMarek Vasut static int mxsmmc_send_cmd_dma(struct mxsmmc_priv *priv, struct mmc_data *data) 9586983328SMarek Vasut { 9686983328SMarek Vasut uint32_t data_count = data->blocksize * data->blocks; 9786983328SMarek Vasut int dmach; 98abb85be7SMarek Vasut struct mxs_dma_desc *desc = priv->desc; 9984d35b28SStephen Warren void *addr; 10084d35b28SStephen Warren unsigned int flags; 10184d35b28SStephen Warren struct bounce_buffer bbstate; 102abb85be7SMarek Vasut 103abb85be7SMarek Vasut memset(desc, 0, sizeof(struct mxs_dma_desc)); 104abb85be7SMarek Vasut desc->address = (dma_addr_t)desc; 10586983328SMarek Vasut 10686983328SMarek Vasut if (data->flags & MMC_DATA_READ) { 10786983328SMarek Vasut priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_WRITE; 1084e6d81d1SMarek Vasut addr = data->dest; 1094e6d81d1SMarek Vasut flags = GEN_BB_WRITE; 11086983328SMarek Vasut } else { 11186983328SMarek Vasut priv->desc->cmd.data = MXS_DMA_DESC_COMMAND_DMA_READ; 1124e6d81d1SMarek Vasut addr = (void *)data->src; 1134e6d81d1SMarek Vasut flags = GEN_BB_READ; 1144e6d81d1SMarek Vasut } 11586983328SMarek Vasut 11684d35b28SStephen Warren bounce_buffer_start(&bbstate, addr, data_count, flags); 1174e6d81d1SMarek Vasut 11884d35b28SStephen Warren priv->desc->cmd.address = (dma_addr_t)bbstate.bounce_buffer; 11997ed12ceSMarek Vasut 12086983328SMarek Vasut priv->desc->cmd.data |= MXS_DMA_DESC_IRQ | MXS_DMA_DESC_DEC_SEM | 12186983328SMarek Vasut (data_count << MXS_DMA_DESC_BYTES_OFFSET); 12286983328SMarek Vasut 12386983328SMarek Vasut dmach = MXS_DMA_CHANNEL_AHB_APBH_SSP0 + priv->id; 12486983328SMarek Vasut mxs_dma_desc_append(dmach, priv->desc); 1254e6d81d1SMarek Vasut if (mxs_dma_go(dmach)) { 12684d35b28SStephen Warren bounce_buffer_stop(&bbstate); 12786983328SMarek Vasut return COMM_ERR; 1284e6d81d1SMarek Vasut } 12986983328SMarek Vasut 13084d35b28SStephen Warren bounce_buffer_stop(&bbstate); 1314e6d81d1SMarek Vasut 13286983328SMarek Vasut return 0; 13386983328SMarek Vasut } 13486983328SMarek Vasut 13571a758e1SMarek Vasut /* 13671a758e1SMarek Vasut * Sends a command out on the bus. Takes the mmc pointer, 13771a758e1SMarek Vasut * a command pointer, and an optional data pointer. 13871a758e1SMarek Vasut */ 13971a758e1SMarek Vasut static int 14071a758e1SMarek Vasut mxsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data) 14171a758e1SMarek Vasut { 14271a758e1SMarek Vasut struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv; 1439c471142SOtavio Salvador struct mxs_ssp_regs *ssp_regs = priv->regs; 14471a758e1SMarek Vasut uint32_t reg; 14571a758e1SMarek Vasut int timeout; 14671a758e1SMarek Vasut uint32_t ctrl0; 14786983328SMarek Vasut int ret; 14871a758e1SMarek Vasut 14971a758e1SMarek Vasut debug("MMC%d: CMD%d\n", mmc->block_dev.dev, cmd->cmdidx); 15071a758e1SMarek Vasut 15171a758e1SMarek Vasut /* Check bus busy */ 15271a758e1SMarek Vasut timeout = MXSMMC_MAX_TIMEOUT; 15371a758e1SMarek Vasut while (--timeout) { 15471a758e1SMarek Vasut udelay(1000); 15571a758e1SMarek Vasut reg = readl(&ssp_regs->hw_ssp_status); 15671a758e1SMarek Vasut if (!(reg & 15771a758e1SMarek Vasut (SSP_STATUS_BUSY | SSP_STATUS_DATA_BUSY | 15871a758e1SMarek Vasut SSP_STATUS_CMD_BUSY))) { 15971a758e1SMarek Vasut break; 16071a758e1SMarek Vasut } 16171a758e1SMarek Vasut } 16271a758e1SMarek Vasut 16371a758e1SMarek Vasut if (!timeout) { 16471a758e1SMarek Vasut printf("MMC%d: Bus busy timeout!\n", mmc->block_dev.dev); 16571a758e1SMarek Vasut return TIMEOUT; 16671a758e1SMarek Vasut } 16771a758e1SMarek Vasut 16871a758e1SMarek Vasut /* See if card is present */ 16971a758e1SMarek Vasut if (readl(&ssp_regs->hw_ssp_status) & SSP_STATUS_CARD_DETECT) { 17071a758e1SMarek Vasut printf("MMC%d: No card detected!\n", mmc->block_dev.dev); 17171a758e1SMarek Vasut return NO_CARD_ERR; 17271a758e1SMarek Vasut } 17371a758e1SMarek Vasut 17471a758e1SMarek Vasut /* Start building CTRL0 contents */ 17571a758e1SMarek Vasut ctrl0 = priv->buswidth; 17671a758e1SMarek Vasut 17771a758e1SMarek Vasut /* Set up command */ 17871a758e1SMarek Vasut if (!(cmd->resp_type & MMC_RSP_CRC)) 17971a758e1SMarek Vasut ctrl0 |= SSP_CTRL0_IGNORE_CRC; 18071a758e1SMarek Vasut if (cmd->resp_type & MMC_RSP_PRESENT) /* Need to get response */ 18171a758e1SMarek Vasut ctrl0 |= SSP_CTRL0_GET_RESP; 18271a758e1SMarek Vasut if (cmd->resp_type & MMC_RSP_136) /* It's a 136 bits response */ 18371a758e1SMarek Vasut ctrl0 |= SSP_CTRL0_LONG_RESP; 18471a758e1SMarek Vasut 185abb85be7SMarek Vasut if (data && (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER)) 186abb85be7SMarek Vasut writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_clr); 187abb85be7SMarek Vasut else 188abb85be7SMarek Vasut writel(SSP_CTRL1_DMA_ENABLE, &ssp_regs->hw_ssp_ctrl1_set); 189abb85be7SMarek Vasut 19071a758e1SMarek Vasut /* Command index */ 19171a758e1SMarek Vasut reg = readl(&ssp_regs->hw_ssp_cmd0); 19271a758e1SMarek Vasut reg &= ~(SSP_CMD0_CMD_MASK | SSP_CMD0_APPEND_8CYC); 19371a758e1SMarek Vasut reg |= cmd->cmdidx << SSP_CMD0_CMD_OFFSET; 19471a758e1SMarek Vasut if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 19571a758e1SMarek Vasut reg |= SSP_CMD0_APPEND_8CYC; 19671a758e1SMarek Vasut writel(reg, &ssp_regs->hw_ssp_cmd0); 19771a758e1SMarek Vasut 19871a758e1SMarek Vasut /* Command argument */ 19971a758e1SMarek Vasut writel(cmd->cmdarg, &ssp_regs->hw_ssp_cmd1); 20071a758e1SMarek Vasut 20171a758e1SMarek Vasut /* Set up data */ 20271a758e1SMarek Vasut if (data) { 20371a758e1SMarek Vasut /* READ or WRITE */ 20471a758e1SMarek Vasut if (data->flags & MMC_DATA_READ) { 20571a758e1SMarek Vasut ctrl0 |= SSP_CTRL0_READ; 206c7527b70SMarek Vasut } else if (priv->mmc_is_wp && 207c7527b70SMarek Vasut priv->mmc_is_wp(mmc->block_dev.dev)) { 20871a758e1SMarek Vasut printf("MMC%d: Can not write a locked card!\n", 20971a758e1SMarek Vasut mmc->block_dev.dev); 21071a758e1SMarek Vasut return UNUSABLE_ERR; 21171a758e1SMarek Vasut } 21271a758e1SMarek Vasut 21371a758e1SMarek Vasut ctrl0 |= SSP_CTRL0_DATA_XFER; 21471a758e1SMarek Vasut reg = ((data->blocks - 1) << 21571a758e1SMarek Vasut SSP_BLOCK_SIZE_BLOCK_COUNT_OFFSET) | 21671a758e1SMarek Vasut ((ffs(data->blocksize) - 1) << 21771a758e1SMarek Vasut SSP_BLOCK_SIZE_BLOCK_SIZE_OFFSET); 21871a758e1SMarek Vasut writel(reg, &ssp_regs->hw_ssp_block_size); 21971a758e1SMarek Vasut 22071a758e1SMarek Vasut reg = data->blocksize * data->blocks; 22171a758e1SMarek Vasut writel(reg, &ssp_regs->hw_ssp_xfer_size); 22271a758e1SMarek Vasut } 22371a758e1SMarek Vasut 22471a758e1SMarek Vasut /* Kick off the command */ 22571a758e1SMarek Vasut ctrl0 |= SSP_CTRL0_WAIT_FOR_IRQ | SSP_CTRL0_ENABLE | SSP_CTRL0_RUN; 22671a758e1SMarek Vasut writel(ctrl0, &ssp_regs->hw_ssp_ctrl0); 22771a758e1SMarek Vasut 22871a758e1SMarek Vasut /* Wait for the command to complete */ 22971a758e1SMarek Vasut timeout = MXSMMC_MAX_TIMEOUT; 23071a758e1SMarek Vasut while (--timeout) { 23171a758e1SMarek Vasut udelay(1000); 23271a758e1SMarek Vasut reg = readl(&ssp_regs->hw_ssp_status); 23371a758e1SMarek Vasut if (!(reg & SSP_STATUS_CMD_BUSY)) 23471a758e1SMarek Vasut break; 23571a758e1SMarek Vasut } 23671a758e1SMarek Vasut 23771a758e1SMarek Vasut if (!timeout) { 23871a758e1SMarek Vasut printf("MMC%d: Command %d busy\n", 23971a758e1SMarek Vasut mmc->block_dev.dev, cmd->cmdidx); 24071a758e1SMarek Vasut return TIMEOUT; 24171a758e1SMarek Vasut } 24271a758e1SMarek Vasut 24371a758e1SMarek Vasut /* Check command timeout */ 24471a758e1SMarek Vasut if (reg & SSP_STATUS_RESP_TIMEOUT) { 24571a758e1SMarek Vasut printf("MMC%d: Command %d timeout (status 0x%08x)\n", 24671a758e1SMarek Vasut mmc->block_dev.dev, cmd->cmdidx, reg); 24771a758e1SMarek Vasut return TIMEOUT; 24871a758e1SMarek Vasut } 24971a758e1SMarek Vasut 25071a758e1SMarek Vasut /* Check command errors */ 25171a758e1SMarek Vasut if (reg & (SSP_STATUS_RESP_CRC_ERR | SSP_STATUS_RESP_ERR)) { 25271a758e1SMarek Vasut printf("MMC%d: Command %d error (status 0x%08x)!\n", 25371a758e1SMarek Vasut mmc->block_dev.dev, cmd->cmdidx, reg); 25471a758e1SMarek Vasut return COMM_ERR; 25571a758e1SMarek Vasut } 25671a758e1SMarek Vasut 25771a758e1SMarek Vasut /* Copy response to response buffer */ 25871a758e1SMarek Vasut if (cmd->resp_type & MMC_RSP_136) { 25971a758e1SMarek Vasut cmd->response[3] = readl(&ssp_regs->hw_ssp_sdresp0); 26071a758e1SMarek Vasut cmd->response[2] = readl(&ssp_regs->hw_ssp_sdresp1); 26171a758e1SMarek Vasut cmd->response[1] = readl(&ssp_regs->hw_ssp_sdresp2); 26271a758e1SMarek Vasut cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp3); 26371a758e1SMarek Vasut } else 26471a758e1SMarek Vasut cmd->response[0] = readl(&ssp_regs->hw_ssp_sdresp0); 26571a758e1SMarek Vasut 26671a758e1SMarek Vasut /* Return if no data to process */ 26771a758e1SMarek Vasut if (!data) 26871a758e1SMarek Vasut return 0; 26971a758e1SMarek Vasut 27020255900SMarek Vasut if (data->blocksize * data->blocks < MXSMMC_SMALL_TRANSFER) { 27186983328SMarek Vasut ret = mxsmmc_send_cmd_pio(priv, data); 27286983328SMarek Vasut if (ret) { 27320255900SMarek Vasut printf("MMC%d: Data timeout with command %d " 27420255900SMarek Vasut "(status 0x%08x)!\n", 2754cc76c60SMarek Vasut mmc->block_dev.dev, cmd->cmdidx, reg); 27686983328SMarek Vasut return ret; 2774cc76c60SMarek Vasut } 278abb85be7SMarek Vasut } else { 279abb85be7SMarek Vasut ret = mxsmmc_send_cmd_dma(priv, data); 280abb85be7SMarek Vasut if (ret) { 281abb85be7SMarek Vasut printf("MMC%d: DMA transfer failed\n", 282abb85be7SMarek Vasut mmc->block_dev.dev); 283abb85be7SMarek Vasut return ret; 284abb85be7SMarek Vasut } 28520255900SMarek Vasut } 2863687c415SMarek Vasut 28771a758e1SMarek Vasut /* Check data errors */ 28871a758e1SMarek Vasut reg = readl(&ssp_regs->hw_ssp_status); 28971a758e1SMarek Vasut if (reg & 29071a758e1SMarek Vasut (SSP_STATUS_TIMEOUT | SSP_STATUS_DATA_CRC_ERR | 29171a758e1SMarek Vasut SSP_STATUS_FIFO_OVRFLW | SSP_STATUS_FIFO_UNDRFLW)) { 29271a758e1SMarek Vasut printf("MMC%d: Data error with command %d (status 0x%08x)!\n", 29371a758e1SMarek Vasut mmc->block_dev.dev, cmd->cmdidx, reg); 29471a758e1SMarek Vasut return COMM_ERR; 29571a758e1SMarek Vasut } 29671a758e1SMarek Vasut 29771a758e1SMarek Vasut return 0; 29871a758e1SMarek Vasut } 29971a758e1SMarek Vasut 30071a758e1SMarek Vasut static void mxsmmc_set_ios(struct mmc *mmc) 30171a758e1SMarek Vasut { 30271a758e1SMarek Vasut struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv; 3039c471142SOtavio Salvador struct mxs_ssp_regs *ssp_regs = priv->regs; 30471a758e1SMarek Vasut 30571a758e1SMarek Vasut /* Set the clock speed */ 30671a758e1SMarek Vasut if (mmc->clock) 307*bf48fcb6SOtavio Salvador mxs_set_ssp_busclock(priv->id, mmc->clock / 1000); 30871a758e1SMarek Vasut 30971a758e1SMarek Vasut switch (mmc->bus_width) { 31071a758e1SMarek Vasut case 1: 31171a758e1SMarek Vasut priv->buswidth = SSP_CTRL0_BUS_WIDTH_ONE_BIT; 31271a758e1SMarek Vasut break; 31371a758e1SMarek Vasut case 4: 31471a758e1SMarek Vasut priv->buswidth = SSP_CTRL0_BUS_WIDTH_FOUR_BIT; 31571a758e1SMarek Vasut break; 31671a758e1SMarek Vasut case 8: 31771a758e1SMarek Vasut priv->buswidth = SSP_CTRL0_BUS_WIDTH_EIGHT_BIT; 31871a758e1SMarek Vasut break; 31971a758e1SMarek Vasut } 32071a758e1SMarek Vasut 32171a758e1SMarek Vasut /* Set the bus width */ 32271a758e1SMarek Vasut clrsetbits_le32(&ssp_regs->hw_ssp_ctrl0, 32371a758e1SMarek Vasut SSP_CTRL0_BUS_WIDTH_MASK, priv->buswidth); 32471a758e1SMarek Vasut 32571a758e1SMarek Vasut debug("MMC%d: Set %d bits bus width\n", 32671a758e1SMarek Vasut mmc->block_dev.dev, mmc->bus_width); 32771a758e1SMarek Vasut } 32871a758e1SMarek Vasut 32971a758e1SMarek Vasut static int mxsmmc_init(struct mmc *mmc) 33071a758e1SMarek Vasut { 33171a758e1SMarek Vasut struct mxsmmc_priv *priv = (struct mxsmmc_priv *)mmc->priv; 3329c471142SOtavio Salvador struct mxs_ssp_regs *ssp_regs = priv->regs; 33371a758e1SMarek Vasut 33471a758e1SMarek Vasut /* Reset SSP */ 335fa7a51cbSOtavio Salvador mxs_reset_block(&ssp_regs->hw_ssp_ctrl0_reg); 33671a758e1SMarek Vasut 33771a758e1SMarek Vasut /* 8 bits word length in MMC mode */ 33871a758e1SMarek Vasut clrsetbits_le32(&ssp_regs->hw_ssp_ctrl1, 339abb85be7SMarek Vasut SSP_CTRL1_SSP_MODE_MASK | SSP_CTRL1_WORD_LENGTH_MASK | 340abb85be7SMarek Vasut SSP_CTRL1_DMA_ENABLE, 341abb85be7SMarek Vasut SSP_CTRL1_SSP_MODE_SD_MMC | SSP_CTRL1_WORD_LENGTH_EIGHT_BITS); 34271a758e1SMarek Vasut 34371a758e1SMarek Vasut /* Set initial bit clock 400 KHz */ 344*bf48fcb6SOtavio Salvador mxs_set_ssp_busclock(priv->id, 400); 34571a758e1SMarek Vasut 34671a758e1SMarek Vasut /* Send initial 74 clock cycles (185 us @ 400 KHz)*/ 34771a758e1SMarek Vasut writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_set); 34871a758e1SMarek Vasut udelay(200); 34971a758e1SMarek Vasut writel(SSP_CMD0_CONT_CLKING_EN, &ssp_regs->hw_ssp_cmd0_clr); 35071a758e1SMarek Vasut 35171a758e1SMarek Vasut return 0; 35271a758e1SMarek Vasut } 35371a758e1SMarek Vasut 35471a758e1SMarek Vasut int mxsmmc_initialize(bd_t *bis, int id, int (*wp)(int)) 35571a758e1SMarek Vasut { 35671a758e1SMarek Vasut struct mmc *mmc = NULL; 35771a758e1SMarek Vasut struct mxsmmc_priv *priv = NULL; 35896666a39SMarek Vasut int ret; 35971a758e1SMarek Vasut 36071a758e1SMarek Vasut mmc = malloc(sizeof(struct mmc)); 36171a758e1SMarek Vasut if (!mmc) 36271a758e1SMarek Vasut return -ENOMEM; 36371a758e1SMarek Vasut 36471a758e1SMarek Vasut priv = malloc(sizeof(struct mxsmmc_priv)); 36571a758e1SMarek Vasut if (!priv) { 36671a758e1SMarek Vasut free(mmc); 36771a758e1SMarek Vasut return -ENOMEM; 36871a758e1SMarek Vasut } 36971a758e1SMarek Vasut 3703687c415SMarek Vasut priv->desc = mxs_dma_desc_alloc(); 3713687c415SMarek Vasut if (!priv->desc) { 3723687c415SMarek Vasut free(priv); 3733687c415SMarek Vasut free(mmc); 3743687c415SMarek Vasut return -ENOMEM; 3753687c415SMarek Vasut } 3763687c415SMarek Vasut 37796666a39SMarek Vasut ret = mxs_dma_init_channel(id); 37896666a39SMarek Vasut if (ret) 37996666a39SMarek Vasut return ret; 38096666a39SMarek Vasut 38171a758e1SMarek Vasut priv->mmc_is_wp = wp; 38271a758e1SMarek Vasut priv->id = id; 38314e26bcfSMarek Vasut priv->regs = mxs_ssp_regs_by_bus(id); 38471a758e1SMarek Vasut 38571a758e1SMarek Vasut sprintf(mmc->name, "MXS MMC"); 38671a758e1SMarek Vasut mmc->send_cmd = mxsmmc_send_cmd; 38771a758e1SMarek Vasut mmc->set_ios = mxsmmc_set_ios; 38871a758e1SMarek Vasut mmc->init = mxsmmc_init; 38948972d90SThierry Reding mmc->getcd = NULL; 39071a758e1SMarek Vasut mmc->priv = priv; 39171a758e1SMarek Vasut 39271a758e1SMarek Vasut mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34; 39371a758e1SMarek Vasut 39471a758e1SMarek Vasut mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | 39571a758e1SMarek Vasut MMC_MODE_HS_52MHz | MMC_MODE_HS; 39671a758e1SMarek Vasut 39771a758e1SMarek Vasut /* 39871a758e1SMarek Vasut * SSPCLK = 480 * 18 / 29 / 1 = 297.731 MHz 39971a758e1SMarek Vasut * SSP bit rate = SSPCLK / (CLOCK_DIVIDE * (1 + CLOCK_RATE)), 40071a758e1SMarek Vasut * CLOCK_DIVIDE has to be an even value from 2 to 254, and 40171a758e1SMarek Vasut * CLOCK_RATE could be any integer from 0 to 255. 40271a758e1SMarek Vasut */ 40371a758e1SMarek Vasut mmc->f_min = 400000; 40471a758e1SMarek Vasut mmc->f_max = mxc_get_clock(MXC_SSP0_CLK + id) * 1000 / 2; 405e7205905SMarek Vasut mmc->b_max = 0x20; 40671a758e1SMarek Vasut 40771a758e1SMarek Vasut mmc_register(mmc); 40871a758e1SMarek Vasut return 0; 40971a758e1SMarek Vasut } 410