xref: /openbmc/u-boot/drivers/mmc/mmc.c (revision 8a856db2)
1272cc70bSAndy Fleming /*
2272cc70bSAndy Fleming  * Copyright 2008, Freescale Semiconductor, Inc
3272cc70bSAndy Fleming  * Andy Fleming
4272cc70bSAndy Fleming  *
5272cc70bSAndy Fleming  * Based vaguely on the Linux code
6272cc70bSAndy Fleming  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
8272cc70bSAndy Fleming  */
9272cc70bSAndy Fleming 
10272cc70bSAndy Fleming #include <config.h>
11272cc70bSAndy Fleming #include <common.h>
12272cc70bSAndy Fleming #include <command.h>
138e3332e2SSjoerd Simons #include <dm.h>
148e3332e2SSjoerd Simons #include <dm/device-internal.h>
15d4622df3SStephen Warren #include <errno.h>
16272cc70bSAndy Fleming #include <mmc.h>
17272cc70bSAndy Fleming #include <part.h>
182051aefeSPeng Fan #include <power/regulator.h>
19272cc70bSAndy Fleming #include <malloc.h>
20cf92e05cSSimon Glass #include <memalign.h>
21272cc70bSAndy Fleming #include <linux/list.h>
229b1f942cSRabin Vincent #include <div64.h>
23da61fa5fSPaul Burton #include "mmc_private.h"
24272cc70bSAndy Fleming 
25aff5d3c8SKishon Vijay Abraham I static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage);
26fb7c3bebSKishon Vijay Abraham I static int mmc_power_cycle(struct mmc *mmc);
2701298da3SJean-Jacques Hiblot static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps);
28aff5d3c8SKishon Vijay Abraham I 
29b5b838f1SMarek Vasut #if CONFIG_IS_ENABLED(MMC_TINY)
30b5b838f1SMarek Vasut static struct mmc mmc_static;
31b5b838f1SMarek Vasut struct mmc *find_mmc_device(int dev_num)
32b5b838f1SMarek Vasut {
33b5b838f1SMarek Vasut 	return &mmc_static;
34b5b838f1SMarek Vasut }
35b5b838f1SMarek Vasut 
36b5b838f1SMarek Vasut void mmc_do_preinit(void)
37b5b838f1SMarek Vasut {
38b5b838f1SMarek Vasut 	struct mmc *m = &mmc_static;
39b5b838f1SMarek Vasut #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
40b5b838f1SMarek Vasut 	mmc_set_preinit(m, 1);
41b5b838f1SMarek Vasut #endif
42b5b838f1SMarek Vasut 	if (m->preinit)
43b5b838f1SMarek Vasut 		mmc_start_init(m);
44b5b838f1SMarek Vasut }
45b5b838f1SMarek Vasut 
46b5b838f1SMarek Vasut struct blk_desc *mmc_get_blk_desc(struct mmc *mmc)
47b5b838f1SMarek Vasut {
48b5b838f1SMarek Vasut 	return &mmc->block_dev;
49b5b838f1SMarek Vasut }
50b5b838f1SMarek Vasut #endif
51b5b838f1SMarek Vasut 
52e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
53c10b85d6SJean-Jacques Hiblot 
54f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
55c10b85d6SJean-Jacques Hiblot static int mmc_wait_dat0(struct mmc *mmc, int state, int timeout)
56c10b85d6SJean-Jacques Hiblot {
57c10b85d6SJean-Jacques Hiblot 	return -ENOSYS;
58c10b85d6SJean-Jacques Hiblot }
59f99c2efeSJean-Jacques Hiblot #endif
60c10b85d6SJean-Jacques Hiblot 
61750121c3SJeroen Hofstee __weak int board_mmc_getwp(struct mmc *mmc)
62d23d8d7eSNikita Kiryanov {
63d23d8d7eSNikita Kiryanov 	return -1;
64d23d8d7eSNikita Kiryanov }
65d23d8d7eSNikita Kiryanov 
66d23d8d7eSNikita Kiryanov int mmc_getwp(struct mmc *mmc)
67d23d8d7eSNikita Kiryanov {
68d23d8d7eSNikita Kiryanov 	int wp;
69d23d8d7eSNikita Kiryanov 
70d23d8d7eSNikita Kiryanov 	wp = board_mmc_getwp(mmc);
71d23d8d7eSNikita Kiryanov 
72d4e1da4eSPeter Korsgaard 	if (wp < 0) {
7393bfd616SPantelis Antoniou 		if (mmc->cfg->ops->getwp)
7493bfd616SPantelis Antoniou 			wp = mmc->cfg->ops->getwp(mmc);
75d4e1da4eSPeter Korsgaard 		else
76d4e1da4eSPeter Korsgaard 			wp = 0;
77d4e1da4eSPeter Korsgaard 	}
78d23d8d7eSNikita Kiryanov 
79d23d8d7eSNikita Kiryanov 	return wp;
80d23d8d7eSNikita Kiryanov }
81d23d8d7eSNikita Kiryanov 
82cee9ab7cSJeroen Hofstee __weak int board_mmc_getcd(struct mmc *mmc)
83cee9ab7cSJeroen Hofstee {
8411fdade2SStefano Babic 	return -1;
8511fdade2SStefano Babic }
868ca51e51SSimon Glass #endif
8711fdade2SStefano Babic 
888635ff9eSMarek Vasut #ifdef CONFIG_MMC_TRACE
89c0c76ebaSSimon Glass void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
90c0c76ebaSSimon Glass {
91c0c76ebaSSimon Glass 	printf("CMD_SEND:%d\n", cmd->cmdidx);
92c0c76ebaSSimon Glass 	printf("\t\tARG\t\t\t 0x%08X\n", cmd->cmdarg);
93c0c76ebaSSimon Glass }
94c0c76ebaSSimon Glass 
95c0c76ebaSSimon Glass void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
96c0c76ebaSSimon Glass {
975db2fe3aSRaffaele Recalcati 	int i;
985db2fe3aSRaffaele Recalcati 	u8 *ptr;
995db2fe3aSRaffaele Recalcati 
1007863ce58SBin Meng 	if (ret) {
1017863ce58SBin Meng 		printf("\t\tRET\t\t\t %d\n", ret);
1027863ce58SBin Meng 	} else {
1035db2fe3aSRaffaele Recalcati 		switch (cmd->resp_type) {
1045db2fe3aSRaffaele Recalcati 		case MMC_RSP_NONE:
1055db2fe3aSRaffaele Recalcati 			printf("\t\tMMC_RSP_NONE\n");
1065db2fe3aSRaffaele Recalcati 			break;
1075db2fe3aSRaffaele Recalcati 		case MMC_RSP_R1:
1085db2fe3aSRaffaele Recalcati 			printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08X \n",
1095db2fe3aSRaffaele Recalcati 				cmd->response[0]);
1105db2fe3aSRaffaele Recalcati 			break;
1115db2fe3aSRaffaele Recalcati 		case MMC_RSP_R1b:
1125db2fe3aSRaffaele Recalcati 			printf("\t\tMMC_RSP_R1b\t\t 0x%08X \n",
1135db2fe3aSRaffaele Recalcati 				cmd->response[0]);
1145db2fe3aSRaffaele Recalcati 			break;
1155db2fe3aSRaffaele Recalcati 		case MMC_RSP_R2:
1165db2fe3aSRaffaele Recalcati 			printf("\t\tMMC_RSP_R2\t\t 0x%08X \n",
1175db2fe3aSRaffaele Recalcati 				cmd->response[0]);
1185db2fe3aSRaffaele Recalcati 			printf("\t\t          \t\t 0x%08X \n",
1195db2fe3aSRaffaele Recalcati 				cmd->response[1]);
1205db2fe3aSRaffaele Recalcati 			printf("\t\t          \t\t 0x%08X \n",
1215db2fe3aSRaffaele Recalcati 				cmd->response[2]);
1225db2fe3aSRaffaele Recalcati 			printf("\t\t          \t\t 0x%08X \n",
1235db2fe3aSRaffaele Recalcati 				cmd->response[3]);
1245db2fe3aSRaffaele Recalcati 			printf("\n");
1255db2fe3aSRaffaele Recalcati 			printf("\t\t\t\t\tDUMPING DATA\n");
1265db2fe3aSRaffaele Recalcati 			for (i = 0; i < 4; i++) {
1275db2fe3aSRaffaele Recalcati 				int j;
1285db2fe3aSRaffaele Recalcati 				printf("\t\t\t\t\t%03d - ", i*4);
129146bec79SDirk Behme 				ptr = (u8 *)&cmd->response[i];
1305db2fe3aSRaffaele Recalcati 				ptr += 3;
1315db2fe3aSRaffaele Recalcati 				for (j = 0; j < 4; j++)
1325db2fe3aSRaffaele Recalcati 					printf("%02X ", *ptr--);
1335db2fe3aSRaffaele Recalcati 				printf("\n");
1345db2fe3aSRaffaele Recalcati 			}
1355db2fe3aSRaffaele Recalcati 			break;
1365db2fe3aSRaffaele Recalcati 		case MMC_RSP_R3:
1375db2fe3aSRaffaele Recalcati 			printf("\t\tMMC_RSP_R3,4\t\t 0x%08X \n",
1385db2fe3aSRaffaele Recalcati 				cmd->response[0]);
1395db2fe3aSRaffaele Recalcati 			break;
1405db2fe3aSRaffaele Recalcati 		default:
1415db2fe3aSRaffaele Recalcati 			printf("\t\tERROR MMC rsp not supported\n");
1425db2fe3aSRaffaele Recalcati 			break;
1435db2fe3aSRaffaele Recalcati 		}
1447863ce58SBin Meng 	}
145c0c76ebaSSimon Glass }
146c0c76ebaSSimon Glass 
147c0c76ebaSSimon Glass void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
148c0c76ebaSSimon Glass {
149c0c76ebaSSimon Glass 	int status;
150c0c76ebaSSimon Glass 
151c0c76ebaSSimon Glass 	status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
152c0c76ebaSSimon Glass 	printf("CURR STATE:%d\n", status);
153c0c76ebaSSimon Glass }
1545db2fe3aSRaffaele Recalcati #endif
155c0c76ebaSSimon Glass 
15635f9e196SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
15735f9e196SJean-Jacques Hiblot const char *mmc_mode_name(enum bus_mode mode)
15835f9e196SJean-Jacques Hiblot {
15935f9e196SJean-Jacques Hiblot 	static const char *const names[] = {
16035f9e196SJean-Jacques Hiblot 	      [MMC_LEGACY]	= "MMC legacy",
16135f9e196SJean-Jacques Hiblot 	      [SD_LEGACY]	= "SD Legacy",
16235f9e196SJean-Jacques Hiblot 	      [MMC_HS]		= "MMC High Speed (26MHz)",
16335f9e196SJean-Jacques Hiblot 	      [SD_HS]		= "SD High Speed (50MHz)",
16435f9e196SJean-Jacques Hiblot 	      [UHS_SDR12]	= "UHS SDR12 (25MHz)",
16535f9e196SJean-Jacques Hiblot 	      [UHS_SDR25]	= "UHS SDR25 (50MHz)",
16635f9e196SJean-Jacques Hiblot 	      [UHS_SDR50]	= "UHS SDR50 (100MHz)",
16735f9e196SJean-Jacques Hiblot 	      [UHS_SDR104]	= "UHS SDR104 (208MHz)",
16835f9e196SJean-Jacques Hiblot 	      [UHS_DDR50]	= "UHS DDR50 (50MHz)",
16935f9e196SJean-Jacques Hiblot 	      [MMC_HS_52]	= "MMC High Speed (52MHz)",
17035f9e196SJean-Jacques Hiblot 	      [MMC_DDR_52]	= "MMC DDR52 (52MHz)",
17135f9e196SJean-Jacques Hiblot 	      [MMC_HS_200]	= "HS200 (200MHz)",
17235f9e196SJean-Jacques Hiblot 	};
17335f9e196SJean-Jacques Hiblot 
17435f9e196SJean-Jacques Hiblot 	if (mode >= MMC_MODES_END)
17535f9e196SJean-Jacques Hiblot 		return "Unknown mode";
17635f9e196SJean-Jacques Hiblot 	else
17735f9e196SJean-Jacques Hiblot 		return names[mode];
17835f9e196SJean-Jacques Hiblot }
17935f9e196SJean-Jacques Hiblot #endif
18035f9e196SJean-Jacques Hiblot 
18105038576SJean-Jacques Hiblot static uint mmc_mode2freq(struct mmc *mmc, enum bus_mode mode)
18205038576SJean-Jacques Hiblot {
18305038576SJean-Jacques Hiblot 	static const int freqs[] = {
1841b313aa3SJaehoon Chung 	      [MMC_LEGACY]	= 25000000,
18505038576SJean-Jacques Hiblot 	      [SD_LEGACY]	= 25000000,
18605038576SJean-Jacques Hiblot 	      [MMC_HS]		= 26000000,
18705038576SJean-Jacques Hiblot 	      [SD_HS]		= 50000000,
1881b313aa3SJaehoon Chung 	      [MMC_HS_52]	= 52000000,
1891b313aa3SJaehoon Chung 	      [MMC_DDR_52]	= 52000000,
19005038576SJean-Jacques Hiblot 	      [UHS_SDR12]	= 25000000,
19105038576SJean-Jacques Hiblot 	      [UHS_SDR25]	= 50000000,
19205038576SJean-Jacques Hiblot 	      [UHS_SDR50]	= 100000000,
19305038576SJean-Jacques Hiblot 	      [UHS_DDR50]	= 50000000,
194f99c2efeSJean-Jacques Hiblot 	      [UHS_SDR104]	= 208000000,
19505038576SJean-Jacques Hiblot 	      [MMC_HS_200]	= 200000000,
19605038576SJean-Jacques Hiblot 	};
19705038576SJean-Jacques Hiblot 
19805038576SJean-Jacques Hiblot 	if (mode == MMC_LEGACY)
19905038576SJean-Jacques Hiblot 		return mmc->legacy_speed;
20005038576SJean-Jacques Hiblot 	else if (mode >= MMC_MODES_END)
20105038576SJean-Jacques Hiblot 		return 0;
20205038576SJean-Jacques Hiblot 	else
20305038576SJean-Jacques Hiblot 		return freqs[mode];
20405038576SJean-Jacques Hiblot }
20505038576SJean-Jacques Hiblot 
20635f9e196SJean-Jacques Hiblot static int mmc_select_mode(struct mmc *mmc, enum bus_mode mode)
20735f9e196SJean-Jacques Hiblot {
20835f9e196SJean-Jacques Hiblot 	mmc->selected_mode = mode;
20905038576SJean-Jacques Hiblot 	mmc->tran_speed = mmc_mode2freq(mmc, mode);
2103862b854SJean-Jacques Hiblot 	mmc->ddr_mode = mmc_is_mode_ddr(mode);
211d4d64889SMasahiro Yamada 	pr_debug("selecting mode %s (freq : %d MHz)\n", mmc_mode_name(mode),
21235f9e196SJean-Jacques Hiblot 		 mmc->tran_speed / 1000000);
21335f9e196SJean-Jacques Hiblot 	return 0;
21435f9e196SJean-Jacques Hiblot }
21535f9e196SJean-Jacques Hiblot 
216e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
217c0c76ebaSSimon Glass int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
218c0c76ebaSSimon Glass {
219c0c76ebaSSimon Glass 	int ret;
220c0c76ebaSSimon Glass 
221c0c76ebaSSimon Glass 	mmmc_trace_before_send(mmc, cmd);
222c0c76ebaSSimon Glass 	ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
223c0c76ebaSSimon Glass 	mmmc_trace_after_send(mmc, cmd, ret);
224c0c76ebaSSimon Glass 
2258635ff9eSMarek Vasut 	return ret;
226272cc70bSAndy Fleming }
2278ca51e51SSimon Glass #endif
228272cc70bSAndy Fleming 
229da61fa5fSPaul Burton int mmc_send_status(struct mmc *mmc, int timeout)
2305d4fc8d9SRaffaele Recalcati {
2315d4fc8d9SRaffaele Recalcati 	struct mmc_cmd cmd;
232d617c426SJan Kloetzke 	int err, retries = 5;
2335d4fc8d9SRaffaele Recalcati 
2345d4fc8d9SRaffaele Recalcati 	cmd.cmdidx = MMC_CMD_SEND_STATUS;
2355d4fc8d9SRaffaele Recalcati 	cmd.resp_type = MMC_RSP_R1;
236aaf3d41aSMarek Vasut 	if (!mmc_host_is_spi(mmc))
237aaf3d41aSMarek Vasut 		cmd.cmdarg = mmc->rca << 16;
2385d4fc8d9SRaffaele Recalcati 
2391677eef4SAndrew Gabbasov 	while (1) {
2405d4fc8d9SRaffaele Recalcati 		err = mmc_send_cmd(mmc, &cmd, NULL);
241d617c426SJan Kloetzke 		if (!err) {
242d617c426SJan Kloetzke 			if ((cmd.response[0] & MMC_STATUS_RDY_FOR_DATA) &&
243d617c426SJan Kloetzke 			    (cmd.response[0] & MMC_STATUS_CURR_STATE) !=
244d617c426SJan Kloetzke 			     MMC_STATE_PRG)
2455d4fc8d9SRaffaele Recalcati 				break;
246d0c221feSJean-Jacques Hiblot 
247d0c221feSJean-Jacques Hiblot 			if (cmd.response[0] & MMC_STATUS_MASK) {
24856196826SPaul Burton #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
249d8e3d420SJean-Jacques Hiblot 				pr_err("Status Error: 0x%08X\n",
250d617c426SJan Kloetzke 				       cmd.response[0]);
25156196826SPaul Burton #endif
252915ffa52SJaehoon Chung 				return -ECOMM;
253d617c426SJan Kloetzke 			}
254d617c426SJan Kloetzke 		} else if (--retries < 0)
255d617c426SJan Kloetzke 			return err;
2565d4fc8d9SRaffaele Recalcati 
2571677eef4SAndrew Gabbasov 		if (timeout-- <= 0)
2581677eef4SAndrew Gabbasov 			break;
2595d4fc8d9SRaffaele Recalcati 
2601677eef4SAndrew Gabbasov 		udelay(1000);
2611677eef4SAndrew Gabbasov 	}
2625d4fc8d9SRaffaele Recalcati 
263c0c76ebaSSimon Glass 	mmc_trace_state(mmc, &cmd);
2645b0c942fSJongman Heo 	if (timeout <= 0) {
26556196826SPaul Burton #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
266d8e3d420SJean-Jacques Hiblot 		pr_err("Timeout waiting card ready\n");
26756196826SPaul Burton #endif
268915ffa52SJaehoon Chung 		return -ETIMEDOUT;
2695d4fc8d9SRaffaele Recalcati 	}
2705d4fc8d9SRaffaele Recalcati 
2715d4fc8d9SRaffaele Recalcati 	return 0;
2725d4fc8d9SRaffaele Recalcati }
2735d4fc8d9SRaffaele Recalcati 
274da61fa5fSPaul Burton int mmc_set_blocklen(struct mmc *mmc, int len)
275272cc70bSAndy Fleming {
276272cc70bSAndy Fleming 	struct mmc_cmd cmd;
27783dc4227SKishon Vijay Abraham I 	int err;
278272cc70bSAndy Fleming 
279786e8f81SAndrew Gabbasov 	if (mmc->ddr_mode)
280d22e3d46SJaehoon Chung 		return 0;
281d22e3d46SJaehoon Chung 
282272cc70bSAndy Fleming 	cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
283272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_R1;
284272cc70bSAndy Fleming 	cmd.cmdarg = len;
285272cc70bSAndy Fleming 
28683dc4227SKishon Vijay Abraham I 	err = mmc_send_cmd(mmc, &cmd, NULL);
28783dc4227SKishon Vijay Abraham I 
28883dc4227SKishon Vijay Abraham I #ifdef CONFIG_MMC_QUIRKS
28983dc4227SKishon Vijay Abraham I 	if (err && (mmc->quirks & MMC_QUIRK_RETRY_SET_BLOCKLEN)) {
29083dc4227SKishon Vijay Abraham I 		int retries = 4;
29183dc4227SKishon Vijay Abraham I 		/*
29283dc4227SKishon Vijay Abraham I 		 * It has been seen that SET_BLOCKLEN may fail on the first
29383dc4227SKishon Vijay Abraham I 		 * attempt, let's try a few more time
29483dc4227SKishon Vijay Abraham I 		 */
29583dc4227SKishon Vijay Abraham I 		do {
29683dc4227SKishon Vijay Abraham I 			err = mmc_send_cmd(mmc, &cmd, NULL);
29783dc4227SKishon Vijay Abraham I 			if (!err)
29883dc4227SKishon Vijay Abraham I 				break;
29983dc4227SKishon Vijay Abraham I 		} while (retries--);
30083dc4227SKishon Vijay Abraham I 	}
30183dc4227SKishon Vijay Abraham I #endif
30283dc4227SKishon Vijay Abraham I 
30383dc4227SKishon Vijay Abraham I 	return err;
304272cc70bSAndy Fleming }
305272cc70bSAndy Fleming 
306f99c2efeSJean-Jacques Hiblot #ifdef MMC_SUPPORTS_TUNING
3079815e3baSJean-Jacques Hiblot static const u8 tuning_blk_pattern_4bit[] = {
3089815e3baSJean-Jacques Hiblot 	0xff, 0x0f, 0xff, 0x00, 0xff, 0xcc, 0xc3, 0xcc,
3099815e3baSJean-Jacques Hiblot 	0xc3, 0x3c, 0xcc, 0xff, 0xfe, 0xff, 0xfe, 0xef,
3109815e3baSJean-Jacques Hiblot 	0xff, 0xdf, 0xff, 0xdd, 0xff, 0xfb, 0xff, 0xfb,
3119815e3baSJean-Jacques Hiblot 	0xbf, 0xff, 0x7f, 0xff, 0x77, 0xf7, 0xbd, 0xef,
3129815e3baSJean-Jacques Hiblot 	0xff, 0xf0, 0xff, 0xf0, 0x0f, 0xfc, 0xcc, 0x3c,
3139815e3baSJean-Jacques Hiblot 	0xcc, 0x33, 0xcc, 0xcf, 0xff, 0xef, 0xff, 0xee,
3149815e3baSJean-Jacques Hiblot 	0xff, 0xfd, 0xff, 0xfd, 0xdf, 0xff, 0xbf, 0xff,
3159815e3baSJean-Jacques Hiblot 	0xbb, 0xff, 0xf7, 0xff, 0xf7, 0x7f, 0x7b, 0xde,
3169815e3baSJean-Jacques Hiblot };
3179815e3baSJean-Jacques Hiblot 
3189815e3baSJean-Jacques Hiblot static const u8 tuning_blk_pattern_8bit[] = {
3199815e3baSJean-Jacques Hiblot 	0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00, 0x00,
3209815e3baSJean-Jacques Hiblot 	0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc, 0xcc,
3219815e3baSJean-Jacques Hiblot 	0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff, 0xff,
3229815e3baSJean-Jacques Hiblot 	0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee, 0xff,
3239815e3baSJean-Jacques Hiblot 	0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd, 0xdd,
3249815e3baSJean-Jacques Hiblot 	0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff, 0xbb,
3259815e3baSJean-Jacques Hiblot 	0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff, 0xff,
3269815e3baSJean-Jacques Hiblot 	0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee, 0xff,
3279815e3baSJean-Jacques Hiblot 	0xff, 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00,
3289815e3baSJean-Jacques Hiblot 	0x00, 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc,
3299815e3baSJean-Jacques Hiblot 	0xcc, 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff,
3309815e3baSJean-Jacques Hiblot 	0xff, 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee,
3319815e3baSJean-Jacques Hiblot 	0xff, 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd,
3329815e3baSJean-Jacques Hiblot 	0xdd, 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff,
3339815e3baSJean-Jacques Hiblot 	0xbb, 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff,
3349815e3baSJean-Jacques Hiblot 	0xff, 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee,
3359815e3baSJean-Jacques Hiblot };
3369815e3baSJean-Jacques Hiblot 
3379815e3baSJean-Jacques Hiblot int mmc_send_tuning(struct mmc *mmc, u32 opcode, int *cmd_error)
3389815e3baSJean-Jacques Hiblot {
3399815e3baSJean-Jacques Hiblot 	struct mmc_cmd cmd;
3409815e3baSJean-Jacques Hiblot 	struct mmc_data data;
3419815e3baSJean-Jacques Hiblot 	const u8 *tuning_block_pattern;
3429815e3baSJean-Jacques Hiblot 	int size, err;
3439815e3baSJean-Jacques Hiblot 
3449815e3baSJean-Jacques Hiblot 	if (mmc->bus_width == 8) {
3459815e3baSJean-Jacques Hiblot 		tuning_block_pattern = tuning_blk_pattern_8bit;
3469815e3baSJean-Jacques Hiblot 		size = sizeof(tuning_blk_pattern_8bit);
3479815e3baSJean-Jacques Hiblot 	} else if (mmc->bus_width == 4) {
3489815e3baSJean-Jacques Hiblot 		tuning_block_pattern = tuning_blk_pattern_4bit;
3499815e3baSJean-Jacques Hiblot 		size = sizeof(tuning_blk_pattern_4bit);
3509815e3baSJean-Jacques Hiblot 	} else {
3519815e3baSJean-Jacques Hiblot 		return -EINVAL;
3529815e3baSJean-Jacques Hiblot 	}
3539815e3baSJean-Jacques Hiblot 
3549815e3baSJean-Jacques Hiblot 	ALLOC_CACHE_ALIGN_BUFFER(u8, data_buf, size);
3559815e3baSJean-Jacques Hiblot 
3569815e3baSJean-Jacques Hiblot 	cmd.cmdidx = opcode;
3579815e3baSJean-Jacques Hiblot 	cmd.cmdarg = 0;
3589815e3baSJean-Jacques Hiblot 	cmd.resp_type = MMC_RSP_R1;
3599815e3baSJean-Jacques Hiblot 
3609815e3baSJean-Jacques Hiblot 	data.dest = (void *)data_buf;
3619815e3baSJean-Jacques Hiblot 	data.blocks = 1;
3629815e3baSJean-Jacques Hiblot 	data.blocksize = size;
3639815e3baSJean-Jacques Hiblot 	data.flags = MMC_DATA_READ;
3649815e3baSJean-Jacques Hiblot 
3659815e3baSJean-Jacques Hiblot 	err = mmc_send_cmd(mmc, &cmd, &data);
3669815e3baSJean-Jacques Hiblot 	if (err)
3679815e3baSJean-Jacques Hiblot 		return err;
3689815e3baSJean-Jacques Hiblot 
3699815e3baSJean-Jacques Hiblot 	if (memcmp(data_buf, tuning_block_pattern, size))
3709815e3baSJean-Jacques Hiblot 		return -EIO;
3719815e3baSJean-Jacques Hiblot 
3729815e3baSJean-Jacques Hiblot 	return 0;
3739815e3baSJean-Jacques Hiblot }
374f99c2efeSJean-Jacques Hiblot #endif
3759815e3baSJean-Jacques Hiblot 
376ff8fef56SSascha Silbe static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
377fdbb873eSKim Phillips 			   lbaint_t blkcnt)
378272cc70bSAndy Fleming {
379272cc70bSAndy Fleming 	struct mmc_cmd cmd;
380272cc70bSAndy Fleming 	struct mmc_data data;
381272cc70bSAndy Fleming 
3824a1a06bcSAlagu Sankar 	if (blkcnt > 1)
3834a1a06bcSAlagu Sankar 		cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
3844a1a06bcSAlagu Sankar 	else
385272cc70bSAndy Fleming 		cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
386272cc70bSAndy Fleming 
387272cc70bSAndy Fleming 	if (mmc->high_capacity)
3884a1a06bcSAlagu Sankar 		cmd.cmdarg = start;
389272cc70bSAndy Fleming 	else
3904a1a06bcSAlagu Sankar 		cmd.cmdarg = start * mmc->read_bl_len;
391272cc70bSAndy Fleming 
392272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_R1;
393272cc70bSAndy Fleming 
394272cc70bSAndy Fleming 	data.dest = dst;
3954a1a06bcSAlagu Sankar 	data.blocks = blkcnt;
396272cc70bSAndy Fleming 	data.blocksize = mmc->read_bl_len;
397272cc70bSAndy Fleming 	data.flags = MMC_DATA_READ;
398272cc70bSAndy Fleming 
3994a1a06bcSAlagu Sankar 	if (mmc_send_cmd(mmc, &cmd, &data))
4004a1a06bcSAlagu Sankar 		return 0;
4014a1a06bcSAlagu Sankar 
4024a1a06bcSAlagu Sankar 	if (blkcnt > 1) {
4034a1a06bcSAlagu Sankar 		cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
4044a1a06bcSAlagu Sankar 		cmd.cmdarg = 0;
4054a1a06bcSAlagu Sankar 		cmd.resp_type = MMC_RSP_R1b;
4064a1a06bcSAlagu Sankar 		if (mmc_send_cmd(mmc, &cmd, NULL)) {
40756196826SPaul Burton #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
408d8e3d420SJean-Jacques Hiblot 			pr_err("mmc fail to send stop cmd\n");
40956196826SPaul Burton #endif
4104a1a06bcSAlagu Sankar 			return 0;
4114a1a06bcSAlagu Sankar 		}
412272cc70bSAndy Fleming 	}
413272cc70bSAndy Fleming 
4144a1a06bcSAlagu Sankar 	return blkcnt;
415272cc70bSAndy Fleming }
416272cc70bSAndy Fleming 
417c4d660d4SSimon Glass #if CONFIG_IS_ENABLED(BLK)
4187dba0b93SSimon Glass ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
41933fb211dSSimon Glass #else
4207dba0b93SSimon Glass ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
4217dba0b93SSimon Glass 		void *dst)
42233fb211dSSimon Glass #endif
423272cc70bSAndy Fleming {
424c4d660d4SSimon Glass #if CONFIG_IS_ENABLED(BLK)
42533fb211dSSimon Glass 	struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
42633fb211dSSimon Glass #endif
427bcce53d0SSimon Glass 	int dev_num = block_dev->devnum;
428873cc1d7SStephen Warren 	int err;
4294a1a06bcSAlagu Sankar 	lbaint_t cur, blocks_todo = blkcnt;
430272cc70bSAndy Fleming 
4314a1a06bcSAlagu Sankar 	if (blkcnt == 0)
4324a1a06bcSAlagu Sankar 		return 0;
4334a1a06bcSAlagu Sankar 
4344a1a06bcSAlagu Sankar 	struct mmc *mmc = find_mmc_device(dev_num);
435272cc70bSAndy Fleming 	if (!mmc)
436272cc70bSAndy Fleming 		return 0;
437272cc70bSAndy Fleming 
438b5b838f1SMarek Vasut 	if (CONFIG_IS_ENABLED(MMC_TINY))
439b5b838f1SMarek Vasut 		err = mmc_switch_part(mmc, block_dev->hwpart);
440b5b838f1SMarek Vasut 	else
44169f45cd5SSimon Glass 		err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
442b5b838f1SMarek Vasut 
443873cc1d7SStephen Warren 	if (err < 0)
444873cc1d7SStephen Warren 		return 0;
445873cc1d7SStephen Warren 
446c40fdca6SSimon Glass 	if ((start + blkcnt) > block_dev->lba) {
44756196826SPaul Burton #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
448d8e3d420SJean-Jacques Hiblot 		pr_err("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
449c40fdca6SSimon Glass 		       start + blkcnt, block_dev->lba);
45056196826SPaul Burton #endif
451d2bf29e3SLei Wen 		return 0;
452d2bf29e3SLei Wen 	}
453272cc70bSAndy Fleming 
45411692991SSimon Glass 	if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
455d4d64889SMasahiro Yamada 		pr_debug("%s: Failed to set blocklen\n", __func__);
456272cc70bSAndy Fleming 		return 0;
45711692991SSimon Glass 	}
458272cc70bSAndy Fleming 
4594a1a06bcSAlagu Sankar 	do {
46093bfd616SPantelis Antoniou 		cur = (blocks_todo > mmc->cfg->b_max) ?
46193bfd616SPantelis Antoniou 			mmc->cfg->b_max : blocks_todo;
46211692991SSimon Glass 		if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
463d4d64889SMasahiro Yamada 			pr_debug("%s: Failed to read blocks\n", __func__);
4644a1a06bcSAlagu Sankar 			return 0;
46511692991SSimon Glass 		}
4664a1a06bcSAlagu Sankar 		blocks_todo -= cur;
4674a1a06bcSAlagu Sankar 		start += cur;
4684a1a06bcSAlagu Sankar 		dst += cur * mmc->read_bl_len;
4694a1a06bcSAlagu Sankar 	} while (blocks_todo > 0);
470272cc70bSAndy Fleming 
471272cc70bSAndy Fleming 	return blkcnt;
472272cc70bSAndy Fleming }
473272cc70bSAndy Fleming 
474fdbb873eSKim Phillips static int mmc_go_idle(struct mmc *mmc)
475272cc70bSAndy Fleming {
476272cc70bSAndy Fleming 	struct mmc_cmd cmd;
477272cc70bSAndy Fleming 	int err;
478272cc70bSAndy Fleming 
479272cc70bSAndy Fleming 	udelay(1000);
480272cc70bSAndy Fleming 
481272cc70bSAndy Fleming 	cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
482272cc70bSAndy Fleming 	cmd.cmdarg = 0;
483272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_NONE;
484272cc70bSAndy Fleming 
485272cc70bSAndy Fleming 	err = mmc_send_cmd(mmc, &cmd, NULL);
486272cc70bSAndy Fleming 
487272cc70bSAndy Fleming 	if (err)
488272cc70bSAndy Fleming 		return err;
489272cc70bSAndy Fleming 
490272cc70bSAndy Fleming 	udelay(2000);
491272cc70bSAndy Fleming 
492272cc70bSAndy Fleming 	return 0;
493272cc70bSAndy Fleming }
494272cc70bSAndy Fleming 
495f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
496c10b85d6SJean-Jacques Hiblot static int mmc_switch_voltage(struct mmc *mmc, int signal_voltage)
497c10b85d6SJean-Jacques Hiblot {
498c10b85d6SJean-Jacques Hiblot 	struct mmc_cmd cmd;
499c10b85d6SJean-Jacques Hiblot 	int err = 0;
500c10b85d6SJean-Jacques Hiblot 
501c10b85d6SJean-Jacques Hiblot 	/*
502c10b85d6SJean-Jacques Hiblot 	 * Send CMD11 only if the request is to switch the card to
503c10b85d6SJean-Jacques Hiblot 	 * 1.8V signalling.
504c10b85d6SJean-Jacques Hiblot 	 */
505c10b85d6SJean-Jacques Hiblot 	if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
506c10b85d6SJean-Jacques Hiblot 		return mmc_set_signal_voltage(mmc, signal_voltage);
507c10b85d6SJean-Jacques Hiblot 
508c10b85d6SJean-Jacques Hiblot 	cmd.cmdidx = SD_CMD_SWITCH_UHS18V;
509c10b85d6SJean-Jacques Hiblot 	cmd.cmdarg = 0;
510c10b85d6SJean-Jacques Hiblot 	cmd.resp_type = MMC_RSP_R1;
511c10b85d6SJean-Jacques Hiblot 
512c10b85d6SJean-Jacques Hiblot 	err = mmc_send_cmd(mmc, &cmd, NULL);
513c10b85d6SJean-Jacques Hiblot 	if (err)
514c10b85d6SJean-Jacques Hiblot 		return err;
515c10b85d6SJean-Jacques Hiblot 
516c10b85d6SJean-Jacques Hiblot 	if (!mmc_host_is_spi(mmc) && (cmd.response[0] & MMC_STATUS_ERROR))
517c10b85d6SJean-Jacques Hiblot 		return -EIO;
518c10b85d6SJean-Jacques Hiblot 
519c10b85d6SJean-Jacques Hiblot 	/*
520c10b85d6SJean-Jacques Hiblot 	 * The card should drive cmd and dat[0:3] low immediately
521c10b85d6SJean-Jacques Hiblot 	 * after the response of cmd11, but wait 100 us to be sure
522c10b85d6SJean-Jacques Hiblot 	 */
523c10b85d6SJean-Jacques Hiblot 	err = mmc_wait_dat0(mmc, 0, 100);
524c10b85d6SJean-Jacques Hiblot 	if (err == -ENOSYS)
525c10b85d6SJean-Jacques Hiblot 		udelay(100);
526c10b85d6SJean-Jacques Hiblot 	else if (err)
527c10b85d6SJean-Jacques Hiblot 		return -ETIMEDOUT;
528c10b85d6SJean-Jacques Hiblot 
529c10b85d6SJean-Jacques Hiblot 	/*
530c10b85d6SJean-Jacques Hiblot 	 * During a signal voltage level switch, the clock must be gated
531c10b85d6SJean-Jacques Hiblot 	 * for 5 ms according to the SD spec
532c10b85d6SJean-Jacques Hiblot 	 */
533c10b85d6SJean-Jacques Hiblot 	mmc_set_clock(mmc, mmc->clock, true);
534c10b85d6SJean-Jacques Hiblot 
535c10b85d6SJean-Jacques Hiblot 	err = mmc_set_signal_voltage(mmc, signal_voltage);
536c10b85d6SJean-Jacques Hiblot 	if (err)
537c10b85d6SJean-Jacques Hiblot 		return err;
538c10b85d6SJean-Jacques Hiblot 
539c10b85d6SJean-Jacques Hiblot 	/* Keep clock gated for at least 10 ms, though spec only says 5 ms */
540c10b85d6SJean-Jacques Hiblot 	mdelay(10);
541c10b85d6SJean-Jacques Hiblot 	mmc_set_clock(mmc, mmc->clock, false);
542c10b85d6SJean-Jacques Hiblot 
543c10b85d6SJean-Jacques Hiblot 	/*
544c10b85d6SJean-Jacques Hiblot 	 * Failure to switch is indicated by the card holding
545c10b85d6SJean-Jacques Hiblot 	 * dat[0:3] low. Wait for at least 1 ms according to spec
546c10b85d6SJean-Jacques Hiblot 	 */
547c10b85d6SJean-Jacques Hiblot 	err = mmc_wait_dat0(mmc, 1, 1000);
548c10b85d6SJean-Jacques Hiblot 	if (err == -ENOSYS)
549c10b85d6SJean-Jacques Hiblot 		udelay(1000);
550c10b85d6SJean-Jacques Hiblot 	else if (err)
551c10b85d6SJean-Jacques Hiblot 		return -ETIMEDOUT;
552c10b85d6SJean-Jacques Hiblot 
553c10b85d6SJean-Jacques Hiblot 	return 0;
554c10b85d6SJean-Jacques Hiblot }
555f99c2efeSJean-Jacques Hiblot #endif
556c10b85d6SJean-Jacques Hiblot 
557c10b85d6SJean-Jacques Hiblot static int sd_send_op_cond(struct mmc *mmc, bool uhs_en)
558272cc70bSAndy Fleming {
559272cc70bSAndy Fleming 	int timeout = 1000;
560272cc70bSAndy Fleming 	int err;
561272cc70bSAndy Fleming 	struct mmc_cmd cmd;
562272cc70bSAndy Fleming 
5631677eef4SAndrew Gabbasov 	while (1) {
564272cc70bSAndy Fleming 		cmd.cmdidx = MMC_CMD_APP_CMD;
565272cc70bSAndy Fleming 		cmd.resp_type = MMC_RSP_R1;
566272cc70bSAndy Fleming 		cmd.cmdarg = 0;
567272cc70bSAndy Fleming 
568272cc70bSAndy Fleming 		err = mmc_send_cmd(mmc, &cmd, NULL);
569272cc70bSAndy Fleming 
570272cc70bSAndy Fleming 		if (err)
571272cc70bSAndy Fleming 			return err;
572272cc70bSAndy Fleming 
573272cc70bSAndy Fleming 		cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
574272cc70bSAndy Fleming 		cmd.resp_type = MMC_RSP_R3;
575250de12bSStefano Babic 
576250de12bSStefano Babic 		/*
577250de12bSStefano Babic 		 * Most cards do not answer if some reserved bits
578250de12bSStefano Babic 		 * in the ocr are set. However, Some controller
579250de12bSStefano Babic 		 * can set bit 7 (reserved for low voltages), but
580250de12bSStefano Babic 		 * how to manage low voltages SD card is not yet
581250de12bSStefano Babic 		 * specified.
582250de12bSStefano Babic 		 */
583d52ebf10SThomas Chou 		cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
58493bfd616SPantelis Antoniou 			(mmc->cfg->voltages & 0xff8000);
585272cc70bSAndy Fleming 
586272cc70bSAndy Fleming 		if (mmc->version == SD_VERSION_2)
587272cc70bSAndy Fleming 			cmd.cmdarg |= OCR_HCS;
588272cc70bSAndy Fleming 
589c10b85d6SJean-Jacques Hiblot 		if (uhs_en)
590c10b85d6SJean-Jacques Hiblot 			cmd.cmdarg |= OCR_S18R;
591c10b85d6SJean-Jacques Hiblot 
592272cc70bSAndy Fleming 		err = mmc_send_cmd(mmc, &cmd, NULL);
593272cc70bSAndy Fleming 
594272cc70bSAndy Fleming 		if (err)
595272cc70bSAndy Fleming 			return err;
596272cc70bSAndy Fleming 
5971677eef4SAndrew Gabbasov 		if (cmd.response[0] & OCR_BUSY)
5981677eef4SAndrew Gabbasov 			break;
599272cc70bSAndy Fleming 
6001677eef4SAndrew Gabbasov 		if (timeout-- <= 0)
601915ffa52SJaehoon Chung 			return -EOPNOTSUPP;
602272cc70bSAndy Fleming 
6031677eef4SAndrew Gabbasov 		udelay(1000);
6041677eef4SAndrew Gabbasov 	}
6051677eef4SAndrew Gabbasov 
606272cc70bSAndy Fleming 	if (mmc->version != SD_VERSION_2)
607272cc70bSAndy Fleming 		mmc->version = SD_VERSION_1_0;
608272cc70bSAndy Fleming 
609d52ebf10SThomas Chou 	if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
610d52ebf10SThomas Chou 		cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
611d52ebf10SThomas Chou 		cmd.resp_type = MMC_RSP_R3;
612d52ebf10SThomas Chou 		cmd.cmdarg = 0;
613d52ebf10SThomas Chou 
614d52ebf10SThomas Chou 		err = mmc_send_cmd(mmc, &cmd, NULL);
615d52ebf10SThomas Chou 
616d52ebf10SThomas Chou 		if (err)
617d52ebf10SThomas Chou 			return err;
618d52ebf10SThomas Chou 	}
619d52ebf10SThomas Chou 
620998be3ddSRabin Vincent 	mmc->ocr = cmd.response[0];
621272cc70bSAndy Fleming 
622f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
623c10b85d6SJean-Jacques Hiblot 	if (uhs_en && !(mmc_host_is_spi(mmc)) && (cmd.response[0] & 0x41000000)
624c10b85d6SJean-Jacques Hiblot 	    == 0x41000000) {
625c10b85d6SJean-Jacques Hiblot 		err = mmc_switch_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
626c10b85d6SJean-Jacques Hiblot 		if (err)
627c10b85d6SJean-Jacques Hiblot 			return err;
628c10b85d6SJean-Jacques Hiblot 	}
629f99c2efeSJean-Jacques Hiblot #endif
630c10b85d6SJean-Jacques Hiblot 
631272cc70bSAndy Fleming 	mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
632272cc70bSAndy Fleming 	mmc->rca = 0;
633272cc70bSAndy Fleming 
634272cc70bSAndy Fleming 	return 0;
635272cc70bSAndy Fleming }
636272cc70bSAndy Fleming 
6375289b535SAndrew Gabbasov static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
638272cc70bSAndy Fleming {
6395289b535SAndrew Gabbasov 	struct mmc_cmd cmd;
640272cc70bSAndy Fleming 	int err;
641272cc70bSAndy Fleming 
6425289b535SAndrew Gabbasov 	cmd.cmdidx = MMC_CMD_SEND_OP_COND;
6435289b535SAndrew Gabbasov 	cmd.resp_type = MMC_RSP_R3;
6445289b535SAndrew Gabbasov 	cmd.cmdarg = 0;
6455a20397bSRob Herring 	if (use_arg && !mmc_host_is_spi(mmc))
6465a20397bSRob Herring 		cmd.cmdarg = OCR_HCS |
64793bfd616SPantelis Antoniou 			(mmc->cfg->voltages &
648a626c8d4SAndrew Gabbasov 			(mmc->ocr & OCR_VOLTAGE_MASK)) |
649a626c8d4SAndrew Gabbasov 			(mmc->ocr & OCR_ACCESS_MODE);
650e9550449SChe-Liang Chiou 
6515289b535SAndrew Gabbasov 	err = mmc_send_cmd(mmc, &cmd, NULL);
652e9550449SChe-Liang Chiou 	if (err)
653e9550449SChe-Liang Chiou 		return err;
6545289b535SAndrew Gabbasov 	mmc->ocr = cmd.response[0];
655e9550449SChe-Liang Chiou 	return 0;
656e9550449SChe-Liang Chiou }
657e9550449SChe-Liang Chiou 
658750121c3SJeroen Hofstee static int mmc_send_op_cond(struct mmc *mmc)
659e9550449SChe-Liang Chiou {
660e9550449SChe-Liang Chiou 	int err, i;
661e9550449SChe-Liang Chiou 
662272cc70bSAndy Fleming 	/* Some cards seem to need this */
663272cc70bSAndy Fleming 	mmc_go_idle(mmc);
664272cc70bSAndy Fleming 
66531cacbabSRaffaele Recalcati  	/* Asking to the card its capabilities */
666e9550449SChe-Liang Chiou 	for (i = 0; i < 2; i++) {
6675289b535SAndrew Gabbasov 		err = mmc_send_op_cond_iter(mmc, i != 0);
66831cacbabSRaffaele Recalcati 		if (err)
66931cacbabSRaffaele Recalcati 			return err;
67031cacbabSRaffaele Recalcati 
671e9550449SChe-Liang Chiou 		/* exit if not busy (flag seems to be inverted) */
672a626c8d4SAndrew Gabbasov 		if (mmc->ocr & OCR_BUSY)
673bd47c135SAndrew Gabbasov 			break;
674e9550449SChe-Liang Chiou 	}
675bd47c135SAndrew Gabbasov 	mmc->op_cond_pending = 1;
676bd47c135SAndrew Gabbasov 	return 0;
677e9550449SChe-Liang Chiou }
67831cacbabSRaffaele Recalcati 
679750121c3SJeroen Hofstee static int mmc_complete_op_cond(struct mmc *mmc)
680e9550449SChe-Liang Chiou {
681e9550449SChe-Liang Chiou 	struct mmc_cmd cmd;
682e9550449SChe-Liang Chiou 	int timeout = 1000;
683e9550449SChe-Liang Chiou 	uint start;
684e9550449SChe-Liang Chiou 	int err;
685e9550449SChe-Liang Chiou 
686e9550449SChe-Liang Chiou 	mmc->op_cond_pending = 0;
687cc17c01fSAndrew Gabbasov 	if (!(mmc->ocr & OCR_BUSY)) {
688d188b113SYangbo Lu 		/* Some cards seem to need this */
689d188b113SYangbo Lu 		mmc_go_idle(mmc);
690d188b113SYangbo Lu 
691e9550449SChe-Liang Chiou 		start = get_timer(0);
6921677eef4SAndrew Gabbasov 		while (1) {
6935289b535SAndrew Gabbasov 			err = mmc_send_op_cond_iter(mmc, 1);
694272cc70bSAndy Fleming 			if (err)
695272cc70bSAndy Fleming 				return err;
6961677eef4SAndrew Gabbasov 			if (mmc->ocr & OCR_BUSY)
6971677eef4SAndrew Gabbasov 				break;
698e9550449SChe-Liang Chiou 			if (get_timer(start) > timeout)
699915ffa52SJaehoon Chung 				return -EOPNOTSUPP;
700e9550449SChe-Liang Chiou 			udelay(100);
7011677eef4SAndrew Gabbasov 		}
702cc17c01fSAndrew Gabbasov 	}
703272cc70bSAndy Fleming 
704d52ebf10SThomas Chou 	if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
705d52ebf10SThomas Chou 		cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
706d52ebf10SThomas Chou 		cmd.resp_type = MMC_RSP_R3;
707d52ebf10SThomas Chou 		cmd.cmdarg = 0;
708d52ebf10SThomas Chou 
709d52ebf10SThomas Chou 		err = mmc_send_cmd(mmc, &cmd, NULL);
710d52ebf10SThomas Chou 
711d52ebf10SThomas Chou 		if (err)
712d52ebf10SThomas Chou 			return err;
713a626c8d4SAndrew Gabbasov 
714a626c8d4SAndrew Gabbasov 		mmc->ocr = cmd.response[0];
715d52ebf10SThomas Chou 	}
716d52ebf10SThomas Chou 
717272cc70bSAndy Fleming 	mmc->version = MMC_VERSION_UNKNOWN;
718272cc70bSAndy Fleming 
719272cc70bSAndy Fleming 	mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
720def816a2SStephen Warren 	mmc->rca = 1;
721272cc70bSAndy Fleming 
722272cc70bSAndy Fleming 	return 0;
723272cc70bSAndy Fleming }
724272cc70bSAndy Fleming 
725272cc70bSAndy Fleming 
726fdbb873eSKim Phillips static int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
727272cc70bSAndy Fleming {
728272cc70bSAndy Fleming 	struct mmc_cmd cmd;
729272cc70bSAndy Fleming 	struct mmc_data data;
730272cc70bSAndy Fleming 	int err;
731272cc70bSAndy Fleming 
732272cc70bSAndy Fleming 	/* Get the Card Status Register */
733272cc70bSAndy Fleming 	cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
734272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_R1;
735272cc70bSAndy Fleming 	cmd.cmdarg = 0;
736272cc70bSAndy Fleming 
737cdfd1ac6SYoshihiro Shimoda 	data.dest = (char *)ext_csd;
738272cc70bSAndy Fleming 	data.blocks = 1;
7398bfa195eSSimon Glass 	data.blocksize = MMC_MAX_BLOCK_LEN;
740272cc70bSAndy Fleming 	data.flags = MMC_DATA_READ;
741272cc70bSAndy Fleming 
742272cc70bSAndy Fleming 	err = mmc_send_cmd(mmc, &cmd, &data);
743272cc70bSAndy Fleming 
744272cc70bSAndy Fleming 	return err;
745272cc70bSAndy Fleming }
746272cc70bSAndy Fleming 
747c40704f4SSimon Glass int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
748272cc70bSAndy Fleming {
749272cc70bSAndy Fleming 	struct mmc_cmd cmd;
7505d4fc8d9SRaffaele Recalcati 	int timeout = 1000;
751a9003dc6SMaxime Ripard 	int retries = 3;
7525d4fc8d9SRaffaele Recalcati 	int ret;
753272cc70bSAndy Fleming 
754272cc70bSAndy Fleming 	cmd.cmdidx = MMC_CMD_SWITCH;
755272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_R1b;
756272cc70bSAndy Fleming 	cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
757272cc70bSAndy Fleming 				 (index << 16) |
758272cc70bSAndy Fleming 				 (value << 8);
759272cc70bSAndy Fleming 
760a9003dc6SMaxime Ripard 	while (retries > 0) {
7615d4fc8d9SRaffaele Recalcati 		ret = mmc_send_cmd(mmc, &cmd, NULL);
7625d4fc8d9SRaffaele Recalcati 
7635d4fc8d9SRaffaele Recalcati 		/* Waiting for the ready status */
764a9003dc6SMaxime Ripard 		if (!ret) {
76593ad0d18SJan Kloetzke 			ret = mmc_send_status(mmc, timeout);
766a9003dc6SMaxime Ripard 			return ret;
767a9003dc6SMaxime Ripard 		}
768a9003dc6SMaxime Ripard 
769a9003dc6SMaxime Ripard 		retries--;
770a9003dc6SMaxime Ripard 	}
7715d4fc8d9SRaffaele Recalcati 
7725d4fc8d9SRaffaele Recalcati 	return ret;
7735d4fc8d9SRaffaele Recalcati 
774272cc70bSAndy Fleming }
775272cc70bSAndy Fleming 
7763862b854SJean-Jacques Hiblot static int mmc_set_card_speed(struct mmc *mmc, enum bus_mode mode)
777272cc70bSAndy Fleming {
778272cc70bSAndy Fleming 	int err;
7793862b854SJean-Jacques Hiblot 	int speed_bits;
7803862b854SJean-Jacques Hiblot 
7813862b854SJean-Jacques Hiblot 	ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
7823862b854SJean-Jacques Hiblot 
7833862b854SJean-Jacques Hiblot 	switch (mode) {
7843862b854SJean-Jacques Hiblot 	case MMC_HS:
7853862b854SJean-Jacques Hiblot 	case MMC_HS_52:
7863862b854SJean-Jacques Hiblot 	case MMC_DDR_52:
7873862b854SJean-Jacques Hiblot 		speed_bits = EXT_CSD_TIMING_HS;
788634d4849SKishon Vijay Abraham I 		break;
789baef2070SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
790634d4849SKishon Vijay Abraham I 	case MMC_HS_200:
791634d4849SKishon Vijay Abraham I 		speed_bits = EXT_CSD_TIMING_HS200;
792634d4849SKishon Vijay Abraham I 		break;
793baef2070SJean-Jacques Hiblot #endif
7943862b854SJean-Jacques Hiblot 	case MMC_LEGACY:
7953862b854SJean-Jacques Hiblot 		speed_bits = EXT_CSD_TIMING_LEGACY;
7963862b854SJean-Jacques Hiblot 		break;
7973862b854SJean-Jacques Hiblot 	default:
7983862b854SJean-Jacques Hiblot 		return -EINVAL;
7993862b854SJean-Jacques Hiblot 	}
8003862b854SJean-Jacques Hiblot 	err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING,
8013862b854SJean-Jacques Hiblot 			 speed_bits);
8023862b854SJean-Jacques Hiblot 	if (err)
8033862b854SJean-Jacques Hiblot 		return err;
8043862b854SJean-Jacques Hiblot 
8053862b854SJean-Jacques Hiblot 	if ((mode == MMC_HS) || (mode == MMC_HS_52)) {
8063862b854SJean-Jacques Hiblot 		/* Now check to see that it worked */
8073862b854SJean-Jacques Hiblot 		err = mmc_send_ext_csd(mmc, test_csd);
8083862b854SJean-Jacques Hiblot 		if (err)
8093862b854SJean-Jacques Hiblot 			return err;
8103862b854SJean-Jacques Hiblot 
8113862b854SJean-Jacques Hiblot 		/* No high-speed support */
8123862b854SJean-Jacques Hiblot 		if (!test_csd[EXT_CSD_HS_TIMING])
8133862b854SJean-Jacques Hiblot 			return -ENOTSUPP;
8143862b854SJean-Jacques Hiblot 	}
8153862b854SJean-Jacques Hiblot 
8163862b854SJean-Jacques Hiblot 	return 0;
8173862b854SJean-Jacques Hiblot }
8183862b854SJean-Jacques Hiblot 
8193862b854SJean-Jacques Hiblot static int mmc_get_capabilities(struct mmc *mmc)
8203862b854SJean-Jacques Hiblot {
8213862b854SJean-Jacques Hiblot 	u8 *ext_csd = mmc->ext_csd;
8223862b854SJean-Jacques Hiblot 	char cardtype;
823272cc70bSAndy Fleming 
82400e446faSJean-Jacques Hiblot 	mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(MMC_LEGACY);
825272cc70bSAndy Fleming 
826d52ebf10SThomas Chou 	if (mmc_host_is_spi(mmc))
827d52ebf10SThomas Chou 		return 0;
828d52ebf10SThomas Chou 
829272cc70bSAndy Fleming 	/* Only version 4 supports high-speed */
830272cc70bSAndy Fleming 	if (mmc->version < MMC_VERSION_4)
831272cc70bSAndy Fleming 		return 0;
832272cc70bSAndy Fleming 
8333862b854SJean-Jacques Hiblot 	if (!ext_csd) {
834d8e3d420SJean-Jacques Hiblot 		pr_err("No ext_csd found!\n"); /* this should enver happen */
8353862b854SJean-Jacques Hiblot 		return -ENOTSUPP;
8363862b854SJean-Jacques Hiblot 	}
8373862b854SJean-Jacques Hiblot 
838fc5b32fbSAndrew Gabbasov 	mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
839fc5b32fbSAndrew Gabbasov 
840634d4849SKishon Vijay Abraham I 	cardtype = ext_csd[EXT_CSD_CARD_TYPE] & 0x3f;
841bc1e3272SJean-Jacques Hiblot 	mmc->cardtype = cardtype;
842272cc70bSAndy Fleming 
843baef2070SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
844634d4849SKishon Vijay Abraham I 	if (cardtype & (EXT_CSD_CARD_TYPE_HS200_1_2V |
845634d4849SKishon Vijay Abraham I 			EXT_CSD_CARD_TYPE_HS200_1_8V)) {
846634d4849SKishon Vijay Abraham I 		mmc->card_caps |= MMC_MODE_HS200;
847634d4849SKishon Vijay Abraham I 	}
848baef2070SJean-Jacques Hiblot #endif
849d22e3d46SJaehoon Chung 	if (cardtype & EXT_CSD_CARD_TYPE_52) {
8503862b854SJean-Jacques Hiblot 		if (cardtype & EXT_CSD_CARD_TYPE_DDR_52)
851d22e3d46SJaehoon Chung 			mmc->card_caps |= MMC_MODE_DDR_52MHz;
8523862b854SJean-Jacques Hiblot 		mmc->card_caps |= MMC_MODE_HS_52MHz;
853d22e3d46SJaehoon Chung 	}
8543862b854SJean-Jacques Hiblot 	if (cardtype & EXT_CSD_CARD_TYPE_26)
8553862b854SJean-Jacques Hiblot 		mmc->card_caps |= MMC_MODE_HS;
856272cc70bSAndy Fleming 
857272cc70bSAndy Fleming 	return 0;
858272cc70bSAndy Fleming }
859272cc70bSAndy Fleming 
860f866a46dSStephen Warren static int mmc_set_capacity(struct mmc *mmc, int part_num)
861f866a46dSStephen Warren {
862f866a46dSStephen Warren 	switch (part_num) {
863f866a46dSStephen Warren 	case 0:
864f866a46dSStephen Warren 		mmc->capacity = mmc->capacity_user;
865f866a46dSStephen Warren 		break;
866f866a46dSStephen Warren 	case 1:
867f866a46dSStephen Warren 	case 2:
868f866a46dSStephen Warren 		mmc->capacity = mmc->capacity_boot;
869f866a46dSStephen Warren 		break;
870f866a46dSStephen Warren 	case 3:
871f866a46dSStephen Warren 		mmc->capacity = mmc->capacity_rpmb;
872f866a46dSStephen Warren 		break;
873f866a46dSStephen Warren 	case 4:
874f866a46dSStephen Warren 	case 5:
875f866a46dSStephen Warren 	case 6:
876f866a46dSStephen Warren 	case 7:
877f866a46dSStephen Warren 		mmc->capacity = mmc->capacity_gp[part_num - 4];
878f866a46dSStephen Warren 		break;
879f866a46dSStephen Warren 	default:
880f866a46dSStephen Warren 		return -1;
881f866a46dSStephen Warren 	}
882f866a46dSStephen Warren 
883c40fdca6SSimon Glass 	mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
884f866a46dSStephen Warren 
885f866a46dSStephen Warren 	return 0;
886f866a46dSStephen Warren }
887f866a46dSStephen Warren 
888f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
88901298da3SJean-Jacques Hiblot static int mmc_boot_part_access_chk(struct mmc *mmc, unsigned int part_num)
89001298da3SJean-Jacques Hiblot {
89101298da3SJean-Jacques Hiblot 	int forbidden = 0;
89201298da3SJean-Jacques Hiblot 	bool change = false;
89301298da3SJean-Jacques Hiblot 
89401298da3SJean-Jacques Hiblot 	if (part_num & PART_ACCESS_MASK)
89501298da3SJean-Jacques Hiblot 		forbidden = MMC_CAP(MMC_HS_200);
89601298da3SJean-Jacques Hiblot 
89701298da3SJean-Jacques Hiblot 	if (MMC_CAP(mmc->selected_mode) & forbidden) {
898d4d64889SMasahiro Yamada 		pr_debug("selected mode (%s) is forbidden for part %d\n",
89901298da3SJean-Jacques Hiblot 			 mmc_mode_name(mmc->selected_mode), part_num);
90001298da3SJean-Jacques Hiblot 		change = true;
90101298da3SJean-Jacques Hiblot 	} else if (mmc->selected_mode != mmc->best_mode) {
902d4d64889SMasahiro Yamada 		pr_debug("selected mode is not optimal\n");
90301298da3SJean-Jacques Hiblot 		change = true;
90401298da3SJean-Jacques Hiblot 	}
90501298da3SJean-Jacques Hiblot 
90601298da3SJean-Jacques Hiblot 	if (change)
90701298da3SJean-Jacques Hiblot 		return mmc_select_mode_and_width(mmc,
90801298da3SJean-Jacques Hiblot 						 mmc->card_caps & ~forbidden);
90901298da3SJean-Jacques Hiblot 
91001298da3SJean-Jacques Hiblot 	return 0;
91101298da3SJean-Jacques Hiblot }
912f99c2efeSJean-Jacques Hiblot #else
913f99c2efeSJean-Jacques Hiblot static inline int mmc_boot_part_access_chk(struct mmc *mmc,
914f99c2efeSJean-Jacques Hiblot 					   unsigned int part_num)
915f99c2efeSJean-Jacques Hiblot {
916f99c2efeSJean-Jacques Hiblot 	return 0;
917f99c2efeSJean-Jacques Hiblot }
918f99c2efeSJean-Jacques Hiblot #endif
91901298da3SJean-Jacques Hiblot 
9207dba0b93SSimon Glass int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
921bc897b1dSLei Wen {
922f866a46dSStephen Warren 	int ret;
923bc897b1dSLei Wen 
92401298da3SJean-Jacques Hiblot 	ret = mmc_boot_part_access_chk(mmc, part_num);
92501298da3SJean-Jacques Hiblot 	if (ret)
92601298da3SJean-Jacques Hiblot 		return ret;
92701298da3SJean-Jacques Hiblot 
928f866a46dSStephen Warren 	ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_PART_CONF,
929bc897b1dSLei Wen 			 (mmc->part_config & ~PART_ACCESS_MASK)
930bc897b1dSLei Wen 			 | (part_num & PART_ACCESS_MASK));
931f866a46dSStephen Warren 
9326dc93e70SPeter Bigot 	/*
9336dc93e70SPeter Bigot 	 * Set the capacity if the switch succeeded or was intended
9346dc93e70SPeter Bigot 	 * to return to representing the raw device.
9356dc93e70SPeter Bigot 	 */
936873cc1d7SStephen Warren 	if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
9376dc93e70SPeter Bigot 		ret = mmc_set_capacity(mmc, part_num);
938fdbb139fSSimon Glass 		mmc_get_blk_desc(mmc)->hwpart = part_num;
939873cc1d7SStephen Warren 	}
9406dc93e70SPeter Bigot 
9416dc93e70SPeter Bigot 	return ret;
942bc897b1dSLei Wen }
943bc897b1dSLei Wen 
944cf17789eSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
945ac9da0e0SDiego Santa Cruz int mmc_hwpart_config(struct mmc *mmc,
946ac9da0e0SDiego Santa Cruz 		      const struct mmc_hwpart_conf *conf,
947ac9da0e0SDiego Santa Cruz 		      enum mmc_hwpart_conf_mode mode)
948ac9da0e0SDiego Santa Cruz {
949ac9da0e0SDiego Santa Cruz 	u8 part_attrs = 0;
950ac9da0e0SDiego Santa Cruz 	u32 enh_size_mult;
951ac9da0e0SDiego Santa Cruz 	u32 enh_start_addr;
952ac9da0e0SDiego Santa Cruz 	u32 gp_size_mult[4];
953ac9da0e0SDiego Santa Cruz 	u32 max_enh_size_mult;
954ac9da0e0SDiego Santa Cruz 	u32 tot_enh_size_mult = 0;
9558dda5b0eSDiego Santa Cruz 	u8 wr_rel_set;
956ac9da0e0SDiego Santa Cruz 	int i, pidx, err;
957ac9da0e0SDiego Santa Cruz 	ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
958ac9da0e0SDiego Santa Cruz 
959ac9da0e0SDiego Santa Cruz 	if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
960ac9da0e0SDiego Santa Cruz 		return -EINVAL;
961ac9da0e0SDiego Santa Cruz 
962ac9da0e0SDiego Santa Cruz 	if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
963d8e3d420SJean-Jacques Hiblot 		pr_err("eMMC >= 4.4 required for enhanced user data area\n");
964ac9da0e0SDiego Santa Cruz 		return -EMEDIUMTYPE;
965ac9da0e0SDiego Santa Cruz 	}
966ac9da0e0SDiego Santa Cruz 
967ac9da0e0SDiego Santa Cruz 	if (!(mmc->part_support & PART_SUPPORT)) {
968d8e3d420SJean-Jacques Hiblot 		pr_err("Card does not support partitioning\n");
969ac9da0e0SDiego Santa Cruz 		return -EMEDIUMTYPE;
970ac9da0e0SDiego Santa Cruz 	}
971ac9da0e0SDiego Santa Cruz 
972ac9da0e0SDiego Santa Cruz 	if (!mmc->hc_wp_grp_size) {
973d8e3d420SJean-Jacques Hiblot 		pr_err("Card does not define HC WP group size\n");
974ac9da0e0SDiego Santa Cruz 		return -EMEDIUMTYPE;
975ac9da0e0SDiego Santa Cruz 	}
976ac9da0e0SDiego Santa Cruz 
977ac9da0e0SDiego Santa Cruz 	/* check partition alignment and total enhanced size */
978ac9da0e0SDiego Santa Cruz 	if (conf->user.enh_size) {
979ac9da0e0SDiego Santa Cruz 		if (conf->user.enh_size % mmc->hc_wp_grp_size ||
980ac9da0e0SDiego Santa Cruz 		    conf->user.enh_start % mmc->hc_wp_grp_size) {
981d8e3d420SJean-Jacques Hiblot 			pr_err("User data enhanced area not HC WP group "
982ac9da0e0SDiego Santa Cruz 			       "size aligned\n");
983ac9da0e0SDiego Santa Cruz 			return -EINVAL;
984ac9da0e0SDiego Santa Cruz 		}
985ac9da0e0SDiego Santa Cruz 		part_attrs |= EXT_CSD_ENH_USR;
986ac9da0e0SDiego Santa Cruz 		enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
987ac9da0e0SDiego Santa Cruz 		if (mmc->high_capacity) {
988ac9da0e0SDiego Santa Cruz 			enh_start_addr = conf->user.enh_start;
989ac9da0e0SDiego Santa Cruz 		} else {
990ac9da0e0SDiego Santa Cruz 			enh_start_addr = (conf->user.enh_start << 9);
991ac9da0e0SDiego Santa Cruz 		}
992ac9da0e0SDiego Santa Cruz 	} else {
993ac9da0e0SDiego Santa Cruz 		enh_size_mult = 0;
994ac9da0e0SDiego Santa Cruz 		enh_start_addr = 0;
995ac9da0e0SDiego Santa Cruz 	}
996ac9da0e0SDiego Santa Cruz 	tot_enh_size_mult += enh_size_mult;
997ac9da0e0SDiego Santa Cruz 
998ac9da0e0SDiego Santa Cruz 	for (pidx = 0; pidx < 4; pidx++) {
999ac9da0e0SDiego Santa Cruz 		if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
1000d8e3d420SJean-Jacques Hiblot 			pr_err("GP%i partition not HC WP group size "
1001ac9da0e0SDiego Santa Cruz 			       "aligned\n", pidx+1);
1002ac9da0e0SDiego Santa Cruz 			return -EINVAL;
1003ac9da0e0SDiego Santa Cruz 		}
1004ac9da0e0SDiego Santa Cruz 		gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
1005ac9da0e0SDiego Santa Cruz 		if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
1006ac9da0e0SDiego Santa Cruz 			part_attrs |= EXT_CSD_ENH_GP(pidx);
1007ac9da0e0SDiego Santa Cruz 			tot_enh_size_mult += gp_size_mult[pidx];
1008ac9da0e0SDiego Santa Cruz 		}
1009ac9da0e0SDiego Santa Cruz 	}
1010ac9da0e0SDiego Santa Cruz 
1011ac9da0e0SDiego Santa Cruz 	if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
1012d8e3d420SJean-Jacques Hiblot 		pr_err("Card does not support enhanced attribute\n");
1013ac9da0e0SDiego Santa Cruz 		return -EMEDIUMTYPE;
1014ac9da0e0SDiego Santa Cruz 	}
1015ac9da0e0SDiego Santa Cruz 
1016ac9da0e0SDiego Santa Cruz 	err = mmc_send_ext_csd(mmc, ext_csd);
1017ac9da0e0SDiego Santa Cruz 	if (err)
1018ac9da0e0SDiego Santa Cruz 		return err;
1019ac9da0e0SDiego Santa Cruz 
1020ac9da0e0SDiego Santa Cruz 	max_enh_size_mult =
1021ac9da0e0SDiego Santa Cruz 		(ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
1022ac9da0e0SDiego Santa Cruz 		(ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
1023ac9da0e0SDiego Santa Cruz 		ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
1024ac9da0e0SDiego Santa Cruz 	if (tot_enh_size_mult > max_enh_size_mult) {
1025d8e3d420SJean-Jacques Hiblot 		pr_err("Total enhanced size exceeds maximum (%u > %u)\n",
1026ac9da0e0SDiego Santa Cruz 		       tot_enh_size_mult, max_enh_size_mult);
1027ac9da0e0SDiego Santa Cruz 		return -EMEDIUMTYPE;
1028ac9da0e0SDiego Santa Cruz 	}
1029ac9da0e0SDiego Santa Cruz 
10308dda5b0eSDiego Santa Cruz 	/* The default value of EXT_CSD_WR_REL_SET is device
10318dda5b0eSDiego Santa Cruz 	 * dependent, the values can only be changed if the
10328dda5b0eSDiego Santa Cruz 	 * EXT_CSD_HS_CTRL_REL bit is set. The values can be
10338dda5b0eSDiego Santa Cruz 	 * changed only once and before partitioning is completed. */
10348dda5b0eSDiego Santa Cruz 	wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
10358dda5b0eSDiego Santa Cruz 	if (conf->user.wr_rel_change) {
10368dda5b0eSDiego Santa Cruz 		if (conf->user.wr_rel_set)
10378dda5b0eSDiego Santa Cruz 			wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
10388dda5b0eSDiego Santa Cruz 		else
10398dda5b0eSDiego Santa Cruz 			wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
10408dda5b0eSDiego Santa Cruz 	}
10418dda5b0eSDiego Santa Cruz 	for (pidx = 0; pidx < 4; pidx++) {
10428dda5b0eSDiego Santa Cruz 		if (conf->gp_part[pidx].wr_rel_change) {
10438dda5b0eSDiego Santa Cruz 			if (conf->gp_part[pidx].wr_rel_set)
10448dda5b0eSDiego Santa Cruz 				wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
10458dda5b0eSDiego Santa Cruz 			else
10468dda5b0eSDiego Santa Cruz 				wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
10478dda5b0eSDiego Santa Cruz 		}
10488dda5b0eSDiego Santa Cruz 	}
10498dda5b0eSDiego Santa Cruz 
10508dda5b0eSDiego Santa Cruz 	if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
10518dda5b0eSDiego Santa Cruz 	    !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
10528dda5b0eSDiego Santa Cruz 		puts("Card does not support host controlled partition write "
10538dda5b0eSDiego Santa Cruz 		     "reliability settings\n");
10548dda5b0eSDiego Santa Cruz 		return -EMEDIUMTYPE;
10558dda5b0eSDiego Santa Cruz 	}
10568dda5b0eSDiego Santa Cruz 
1057ac9da0e0SDiego Santa Cruz 	if (ext_csd[EXT_CSD_PARTITION_SETTING] &
1058ac9da0e0SDiego Santa Cruz 	    EXT_CSD_PARTITION_SETTING_COMPLETED) {
1059d8e3d420SJean-Jacques Hiblot 		pr_err("Card already partitioned\n");
1060ac9da0e0SDiego Santa Cruz 		return -EPERM;
1061ac9da0e0SDiego Santa Cruz 	}
1062ac9da0e0SDiego Santa Cruz 
1063ac9da0e0SDiego Santa Cruz 	if (mode == MMC_HWPART_CONF_CHECK)
1064ac9da0e0SDiego Santa Cruz 		return 0;
1065ac9da0e0SDiego Santa Cruz 
1066ac9da0e0SDiego Santa Cruz 	/* Partitioning requires high-capacity size definitions */
1067ac9da0e0SDiego Santa Cruz 	if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
1068ac9da0e0SDiego Santa Cruz 		err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1069ac9da0e0SDiego Santa Cruz 				 EXT_CSD_ERASE_GROUP_DEF, 1);
1070ac9da0e0SDiego Santa Cruz 
1071ac9da0e0SDiego Santa Cruz 		if (err)
1072ac9da0e0SDiego Santa Cruz 			return err;
1073ac9da0e0SDiego Santa Cruz 
1074ac9da0e0SDiego Santa Cruz 		ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
1075ac9da0e0SDiego Santa Cruz 
1076ac9da0e0SDiego Santa Cruz 		/* update erase group size to be high-capacity */
1077ac9da0e0SDiego Santa Cruz 		mmc->erase_grp_size =
1078ac9da0e0SDiego Santa Cruz 			ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
1079ac9da0e0SDiego Santa Cruz 
1080ac9da0e0SDiego Santa Cruz 	}
1081ac9da0e0SDiego Santa Cruz 
1082ac9da0e0SDiego Santa Cruz 	/* all OK, write the configuration */
1083ac9da0e0SDiego Santa Cruz 	for (i = 0; i < 4; i++) {
1084ac9da0e0SDiego Santa Cruz 		err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1085ac9da0e0SDiego Santa Cruz 				 EXT_CSD_ENH_START_ADDR+i,
1086ac9da0e0SDiego Santa Cruz 				 (enh_start_addr >> (i*8)) & 0xFF);
1087ac9da0e0SDiego Santa Cruz 		if (err)
1088ac9da0e0SDiego Santa Cruz 			return err;
1089ac9da0e0SDiego Santa Cruz 	}
1090ac9da0e0SDiego Santa Cruz 	for (i = 0; i < 3; i++) {
1091ac9da0e0SDiego Santa Cruz 		err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1092ac9da0e0SDiego Santa Cruz 				 EXT_CSD_ENH_SIZE_MULT+i,
1093ac9da0e0SDiego Santa Cruz 				 (enh_size_mult >> (i*8)) & 0xFF);
1094ac9da0e0SDiego Santa Cruz 		if (err)
1095ac9da0e0SDiego Santa Cruz 			return err;
1096ac9da0e0SDiego Santa Cruz 	}
1097ac9da0e0SDiego Santa Cruz 	for (pidx = 0; pidx < 4; pidx++) {
1098ac9da0e0SDiego Santa Cruz 		for (i = 0; i < 3; i++) {
1099ac9da0e0SDiego Santa Cruz 			err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1100ac9da0e0SDiego Santa Cruz 					 EXT_CSD_GP_SIZE_MULT+pidx*3+i,
1101ac9da0e0SDiego Santa Cruz 					 (gp_size_mult[pidx] >> (i*8)) & 0xFF);
1102ac9da0e0SDiego Santa Cruz 			if (err)
1103ac9da0e0SDiego Santa Cruz 				return err;
1104ac9da0e0SDiego Santa Cruz 		}
1105ac9da0e0SDiego Santa Cruz 	}
1106ac9da0e0SDiego Santa Cruz 	err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1107ac9da0e0SDiego Santa Cruz 			 EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
1108ac9da0e0SDiego Santa Cruz 	if (err)
1109ac9da0e0SDiego Santa Cruz 		return err;
1110ac9da0e0SDiego Santa Cruz 
1111ac9da0e0SDiego Santa Cruz 	if (mode == MMC_HWPART_CONF_SET)
1112ac9da0e0SDiego Santa Cruz 		return 0;
1113ac9da0e0SDiego Santa Cruz 
11148dda5b0eSDiego Santa Cruz 	/* The WR_REL_SET is a write-once register but shall be
11158dda5b0eSDiego Santa Cruz 	 * written before setting PART_SETTING_COMPLETED. As it is
11168dda5b0eSDiego Santa Cruz 	 * write-once we can only write it when completing the
11178dda5b0eSDiego Santa Cruz 	 * partitioning. */
11188dda5b0eSDiego Santa Cruz 	if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
11198dda5b0eSDiego Santa Cruz 		err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
11208dda5b0eSDiego Santa Cruz 				 EXT_CSD_WR_REL_SET, wr_rel_set);
11218dda5b0eSDiego Santa Cruz 		if (err)
11228dda5b0eSDiego Santa Cruz 			return err;
11238dda5b0eSDiego Santa Cruz 	}
11248dda5b0eSDiego Santa Cruz 
1125ac9da0e0SDiego Santa Cruz 	/* Setting PART_SETTING_COMPLETED confirms the partition
1126ac9da0e0SDiego Santa Cruz 	 * configuration but it only becomes effective after power
1127ac9da0e0SDiego Santa Cruz 	 * cycle, so we do not adjust the partition related settings
1128ac9da0e0SDiego Santa Cruz 	 * in the mmc struct. */
1129ac9da0e0SDiego Santa Cruz 
1130ac9da0e0SDiego Santa Cruz 	err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1131ac9da0e0SDiego Santa Cruz 			 EXT_CSD_PARTITION_SETTING,
1132ac9da0e0SDiego Santa Cruz 			 EXT_CSD_PARTITION_SETTING_COMPLETED);
1133ac9da0e0SDiego Santa Cruz 	if (err)
1134ac9da0e0SDiego Santa Cruz 		return err;
1135ac9da0e0SDiego Santa Cruz 
1136ac9da0e0SDiego Santa Cruz 	return 0;
1137ac9da0e0SDiego Santa Cruz }
1138cf17789eSJean-Jacques Hiblot #endif
1139ac9da0e0SDiego Santa Cruz 
1140e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
114148972d90SThierry Reding int mmc_getcd(struct mmc *mmc)
114248972d90SThierry Reding {
114348972d90SThierry Reding 	int cd;
114448972d90SThierry Reding 
114548972d90SThierry Reding 	cd = board_mmc_getcd(mmc);
114648972d90SThierry Reding 
1147d4e1da4eSPeter Korsgaard 	if (cd < 0) {
114893bfd616SPantelis Antoniou 		if (mmc->cfg->ops->getcd)
114993bfd616SPantelis Antoniou 			cd = mmc->cfg->ops->getcd(mmc);
1150d4e1da4eSPeter Korsgaard 		else
1151d4e1da4eSPeter Korsgaard 			cd = 1;
1152d4e1da4eSPeter Korsgaard 	}
115348972d90SThierry Reding 
115448972d90SThierry Reding 	return cd;
115548972d90SThierry Reding }
11568ca51e51SSimon Glass #endif
115748972d90SThierry Reding 
1158fdbb873eSKim Phillips static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
1159272cc70bSAndy Fleming {
1160272cc70bSAndy Fleming 	struct mmc_cmd cmd;
1161272cc70bSAndy Fleming 	struct mmc_data data;
1162272cc70bSAndy Fleming 
1163272cc70bSAndy Fleming 	/* Switch the frequency */
1164272cc70bSAndy Fleming 	cmd.cmdidx = SD_CMD_SWITCH_FUNC;
1165272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_R1;
1166272cc70bSAndy Fleming 	cmd.cmdarg = (mode << 31) | 0xffffff;
1167272cc70bSAndy Fleming 	cmd.cmdarg &= ~(0xf << (group * 4));
1168272cc70bSAndy Fleming 	cmd.cmdarg |= value << (group * 4);
1169272cc70bSAndy Fleming 
1170272cc70bSAndy Fleming 	data.dest = (char *)resp;
1171272cc70bSAndy Fleming 	data.blocksize = 64;
1172272cc70bSAndy Fleming 	data.blocks = 1;
1173272cc70bSAndy Fleming 	data.flags = MMC_DATA_READ;
1174272cc70bSAndy Fleming 
1175272cc70bSAndy Fleming 	return mmc_send_cmd(mmc, &cmd, &data);
1176272cc70bSAndy Fleming }
1177272cc70bSAndy Fleming 
1178272cc70bSAndy Fleming 
1179d0c221feSJean-Jacques Hiblot static int sd_get_capabilities(struct mmc *mmc)
1180272cc70bSAndy Fleming {
1181272cc70bSAndy Fleming 	int err;
1182272cc70bSAndy Fleming 	struct mmc_cmd cmd;
118318e7c8f6SSuniel Mahesh 	ALLOC_CACHE_ALIGN_BUFFER(__be32, scr, 2);
118418e7c8f6SSuniel Mahesh 	ALLOC_CACHE_ALIGN_BUFFER(__be32, switch_status, 16);
1185272cc70bSAndy Fleming 	struct mmc_data data;
1186272cc70bSAndy Fleming 	int timeout;
1187f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1188c10b85d6SJean-Jacques Hiblot 	u32 sd3_bus_mode;
1189f99c2efeSJean-Jacques Hiblot #endif
1190272cc70bSAndy Fleming 
119100e446faSJean-Jacques Hiblot 	mmc->card_caps = MMC_MODE_1BIT | MMC_CAP(SD_LEGACY);
1192272cc70bSAndy Fleming 
1193d52ebf10SThomas Chou 	if (mmc_host_is_spi(mmc))
1194d52ebf10SThomas Chou 		return 0;
1195d52ebf10SThomas Chou 
1196272cc70bSAndy Fleming 	/* Read the SCR to find out if this card supports higher speeds */
1197272cc70bSAndy Fleming 	cmd.cmdidx = MMC_CMD_APP_CMD;
1198272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_R1;
1199272cc70bSAndy Fleming 	cmd.cmdarg = mmc->rca << 16;
1200272cc70bSAndy Fleming 
1201272cc70bSAndy Fleming 	err = mmc_send_cmd(mmc, &cmd, NULL);
1202272cc70bSAndy Fleming 
1203272cc70bSAndy Fleming 	if (err)
1204272cc70bSAndy Fleming 		return err;
1205272cc70bSAndy Fleming 
1206272cc70bSAndy Fleming 	cmd.cmdidx = SD_CMD_APP_SEND_SCR;
1207272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_R1;
1208272cc70bSAndy Fleming 	cmd.cmdarg = 0;
1209272cc70bSAndy Fleming 
1210272cc70bSAndy Fleming 	timeout = 3;
1211272cc70bSAndy Fleming 
1212272cc70bSAndy Fleming retry_scr:
1213f781dd38SAnton staaf 	data.dest = (char *)scr;
1214272cc70bSAndy Fleming 	data.blocksize = 8;
1215272cc70bSAndy Fleming 	data.blocks = 1;
1216272cc70bSAndy Fleming 	data.flags = MMC_DATA_READ;
1217272cc70bSAndy Fleming 
1218272cc70bSAndy Fleming 	err = mmc_send_cmd(mmc, &cmd, &data);
1219272cc70bSAndy Fleming 
1220272cc70bSAndy Fleming 	if (err) {
1221272cc70bSAndy Fleming 		if (timeout--)
1222272cc70bSAndy Fleming 			goto retry_scr;
1223272cc70bSAndy Fleming 
1224272cc70bSAndy Fleming 		return err;
1225272cc70bSAndy Fleming 	}
1226272cc70bSAndy Fleming 
12274e3d89baSYauhen Kharuzhy 	mmc->scr[0] = __be32_to_cpu(scr[0]);
12284e3d89baSYauhen Kharuzhy 	mmc->scr[1] = __be32_to_cpu(scr[1]);
1229272cc70bSAndy Fleming 
1230272cc70bSAndy Fleming 	switch ((mmc->scr[0] >> 24) & 0xf) {
1231272cc70bSAndy Fleming 	case 0:
1232272cc70bSAndy Fleming 		mmc->version = SD_VERSION_1_0;
1233272cc70bSAndy Fleming 		break;
1234272cc70bSAndy Fleming 	case 1:
1235272cc70bSAndy Fleming 		mmc->version = SD_VERSION_1_10;
1236272cc70bSAndy Fleming 		break;
1237272cc70bSAndy Fleming 	case 2:
1238272cc70bSAndy Fleming 		mmc->version = SD_VERSION_2;
12391741c64dSJaehoon Chung 		if ((mmc->scr[0] >> 15) & 0x1)
12401741c64dSJaehoon Chung 			mmc->version = SD_VERSION_3;
1241272cc70bSAndy Fleming 		break;
1242272cc70bSAndy Fleming 	default:
1243272cc70bSAndy Fleming 		mmc->version = SD_VERSION_1_0;
1244272cc70bSAndy Fleming 		break;
1245272cc70bSAndy Fleming 	}
1246272cc70bSAndy Fleming 
1247b44c7083SAlagu Sankar 	if (mmc->scr[0] & SD_DATA_4BIT)
1248b44c7083SAlagu Sankar 		mmc->card_caps |= MMC_MODE_4BIT;
1249b44c7083SAlagu Sankar 
1250272cc70bSAndy Fleming 	/* Version 1.0 doesn't support switching */
1251272cc70bSAndy Fleming 	if (mmc->version == SD_VERSION_1_0)
1252272cc70bSAndy Fleming 		return 0;
1253272cc70bSAndy Fleming 
1254272cc70bSAndy Fleming 	timeout = 4;
1255272cc70bSAndy Fleming 	while (timeout--) {
1256272cc70bSAndy Fleming 		err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
1257f781dd38SAnton staaf 				(u8 *)switch_status);
1258272cc70bSAndy Fleming 
1259272cc70bSAndy Fleming 		if (err)
1260272cc70bSAndy Fleming 			return err;
1261272cc70bSAndy Fleming 
1262272cc70bSAndy Fleming 		/* The high-speed function is busy.  Try again */
12634e3d89baSYauhen Kharuzhy 		if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
1264272cc70bSAndy Fleming 			break;
1265272cc70bSAndy Fleming 	}
1266272cc70bSAndy Fleming 
1267272cc70bSAndy Fleming 	/* If high-speed isn't supported, we return */
1268d0c221feSJean-Jacques Hiblot 	if (__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED)
1269d0c221feSJean-Jacques Hiblot 		mmc->card_caps |= MMC_CAP(SD_HS);
1270272cc70bSAndy Fleming 
1271f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1272c10b85d6SJean-Jacques Hiblot 	/* Version before 3.0 don't support UHS modes */
1273c10b85d6SJean-Jacques Hiblot 	if (mmc->version < SD_VERSION_3)
1274c10b85d6SJean-Jacques Hiblot 		return 0;
1275c10b85d6SJean-Jacques Hiblot 
1276c10b85d6SJean-Jacques Hiblot 	sd3_bus_mode = __be32_to_cpu(switch_status[3]) >> 16 & 0x1f;
1277c10b85d6SJean-Jacques Hiblot 	if (sd3_bus_mode & SD_MODE_UHS_SDR104)
1278c10b85d6SJean-Jacques Hiblot 		mmc->card_caps |= MMC_CAP(UHS_SDR104);
1279c10b85d6SJean-Jacques Hiblot 	if (sd3_bus_mode & SD_MODE_UHS_SDR50)
1280c10b85d6SJean-Jacques Hiblot 		mmc->card_caps |= MMC_CAP(UHS_SDR50);
1281c10b85d6SJean-Jacques Hiblot 	if (sd3_bus_mode & SD_MODE_UHS_SDR25)
1282c10b85d6SJean-Jacques Hiblot 		mmc->card_caps |= MMC_CAP(UHS_SDR25);
1283c10b85d6SJean-Jacques Hiblot 	if (sd3_bus_mode & SD_MODE_UHS_SDR12)
1284c10b85d6SJean-Jacques Hiblot 		mmc->card_caps |= MMC_CAP(UHS_SDR12);
1285c10b85d6SJean-Jacques Hiblot 	if (sd3_bus_mode & SD_MODE_UHS_DDR50)
1286c10b85d6SJean-Jacques Hiblot 		mmc->card_caps |= MMC_CAP(UHS_DDR50);
1287f99c2efeSJean-Jacques Hiblot #endif
1288c10b85d6SJean-Jacques Hiblot 
12892c3fbf4cSMacpaul Lin 	return 0;
1290d0c221feSJean-Jacques Hiblot }
1291d0c221feSJean-Jacques Hiblot 
1292d0c221feSJean-Jacques Hiblot static int sd_set_card_speed(struct mmc *mmc, enum bus_mode mode)
1293d0c221feSJean-Jacques Hiblot {
1294d0c221feSJean-Jacques Hiblot 	int err;
1295d0c221feSJean-Jacques Hiblot 
1296d0c221feSJean-Jacques Hiblot 	ALLOC_CACHE_ALIGN_BUFFER(uint, switch_status, 16);
1297c10b85d6SJean-Jacques Hiblot 	int speed;
12982c3fbf4cSMacpaul Lin 
1299c10b85d6SJean-Jacques Hiblot 	switch (mode) {
1300c10b85d6SJean-Jacques Hiblot 	case SD_LEGACY:
1301c10b85d6SJean-Jacques Hiblot 		speed = UHS_SDR12_BUS_SPEED;
1302c10b85d6SJean-Jacques Hiblot 		break;
1303c10b85d6SJean-Jacques Hiblot 	case SD_HS:
1304baef2070SJean-Jacques Hiblot 		speed = HIGH_SPEED_BUS_SPEED;
1305baef2070SJean-Jacques Hiblot 		break;
1306baef2070SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1307baef2070SJean-Jacques Hiblot 	case UHS_SDR12:
1308baef2070SJean-Jacques Hiblot 		speed = UHS_SDR12_BUS_SPEED;
1309baef2070SJean-Jacques Hiblot 		break;
1310c10b85d6SJean-Jacques Hiblot 	case UHS_SDR25:
1311c10b85d6SJean-Jacques Hiblot 		speed = UHS_SDR25_BUS_SPEED;
1312c10b85d6SJean-Jacques Hiblot 		break;
1313c10b85d6SJean-Jacques Hiblot 	case UHS_SDR50:
1314c10b85d6SJean-Jacques Hiblot 		speed = UHS_SDR50_BUS_SPEED;
1315c10b85d6SJean-Jacques Hiblot 		break;
1316c10b85d6SJean-Jacques Hiblot 	case UHS_DDR50:
1317c10b85d6SJean-Jacques Hiblot 		speed = UHS_DDR50_BUS_SPEED;
1318c10b85d6SJean-Jacques Hiblot 		break;
1319c10b85d6SJean-Jacques Hiblot 	case UHS_SDR104:
1320c10b85d6SJean-Jacques Hiblot 		speed = UHS_SDR104_BUS_SPEED;
1321c10b85d6SJean-Jacques Hiblot 		break;
1322baef2070SJean-Jacques Hiblot #endif
1323c10b85d6SJean-Jacques Hiblot 	default:
1324c10b85d6SJean-Jacques Hiblot 		return -EINVAL;
1325c10b85d6SJean-Jacques Hiblot 	}
1326c10b85d6SJean-Jacques Hiblot 
1327c10b85d6SJean-Jacques Hiblot 	err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, speed, (u8 *)switch_status);
1328272cc70bSAndy Fleming 	if (err)
1329272cc70bSAndy Fleming 		return err;
1330272cc70bSAndy Fleming 
1331a0276f3eSJean-Jacques Hiblot 	if (((__be32_to_cpu(switch_status[4]) >> 24) & 0xF) != speed)
1332d0c221feSJean-Jacques Hiblot 		return -ENOTSUPP;
1333d0c221feSJean-Jacques Hiblot 
1334d0c221feSJean-Jacques Hiblot 	return 0;
1335d0c221feSJean-Jacques Hiblot }
1336d0c221feSJean-Jacques Hiblot 
1337d0c221feSJean-Jacques Hiblot int sd_select_bus_width(struct mmc *mmc, int w)
1338d0c221feSJean-Jacques Hiblot {
1339d0c221feSJean-Jacques Hiblot 	int err;
1340d0c221feSJean-Jacques Hiblot 	struct mmc_cmd cmd;
1341d0c221feSJean-Jacques Hiblot 
1342d0c221feSJean-Jacques Hiblot 	if ((w != 4) && (w != 1))
1343d0c221feSJean-Jacques Hiblot 		return -EINVAL;
1344d0c221feSJean-Jacques Hiblot 
1345d0c221feSJean-Jacques Hiblot 	cmd.cmdidx = MMC_CMD_APP_CMD;
1346d0c221feSJean-Jacques Hiblot 	cmd.resp_type = MMC_RSP_R1;
1347d0c221feSJean-Jacques Hiblot 	cmd.cmdarg = mmc->rca << 16;
1348d0c221feSJean-Jacques Hiblot 
1349d0c221feSJean-Jacques Hiblot 	err = mmc_send_cmd(mmc, &cmd, NULL);
1350d0c221feSJean-Jacques Hiblot 	if (err)
1351d0c221feSJean-Jacques Hiblot 		return err;
1352d0c221feSJean-Jacques Hiblot 
1353d0c221feSJean-Jacques Hiblot 	cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
1354d0c221feSJean-Jacques Hiblot 	cmd.resp_type = MMC_RSP_R1;
1355d0c221feSJean-Jacques Hiblot 	if (w == 4)
1356d0c221feSJean-Jacques Hiblot 		cmd.cmdarg = 2;
1357d0c221feSJean-Jacques Hiblot 	else if (w == 1)
1358d0c221feSJean-Jacques Hiblot 		cmd.cmdarg = 0;
1359d0c221feSJean-Jacques Hiblot 	err = mmc_send_cmd(mmc, &cmd, NULL);
1360d0c221feSJean-Jacques Hiblot 	if (err)
1361d0c221feSJean-Jacques Hiblot 		return err;
1362272cc70bSAndy Fleming 
1363272cc70bSAndy Fleming 	return 0;
1364272cc70bSAndy Fleming }
1365272cc70bSAndy Fleming 
13665b2e72f3SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_WRITE)
13673697e599SPeng Fan static int sd_read_ssr(struct mmc *mmc)
13683697e599SPeng Fan {
13695b2e72f3SJean-Jacques Hiblot 	static const unsigned int sd_au_size[] = {
13705b2e72f3SJean-Jacques Hiblot 		0,		SZ_16K / 512,		SZ_32K / 512,
13715b2e72f3SJean-Jacques Hiblot 		SZ_64K / 512,	SZ_128K / 512,		SZ_256K / 512,
13725b2e72f3SJean-Jacques Hiblot 		SZ_512K / 512,	SZ_1M / 512,		SZ_2M / 512,
13735b2e72f3SJean-Jacques Hiblot 		SZ_4M / 512,	SZ_8M / 512,		(SZ_8M + SZ_4M) / 512,
13745b2e72f3SJean-Jacques Hiblot 		SZ_16M / 512,	(SZ_16M + SZ_8M) / 512,	SZ_32M / 512,
13755b2e72f3SJean-Jacques Hiblot 		SZ_64M / 512,
13765b2e72f3SJean-Jacques Hiblot 	};
13773697e599SPeng Fan 	int err, i;
13783697e599SPeng Fan 	struct mmc_cmd cmd;
13793697e599SPeng Fan 	ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
13803697e599SPeng Fan 	struct mmc_data data;
13813697e599SPeng Fan 	int timeout = 3;
13823697e599SPeng Fan 	unsigned int au, eo, et, es;
13833697e599SPeng Fan 
13843697e599SPeng Fan 	cmd.cmdidx = MMC_CMD_APP_CMD;
13853697e599SPeng Fan 	cmd.resp_type = MMC_RSP_R1;
13863697e599SPeng Fan 	cmd.cmdarg = mmc->rca << 16;
13873697e599SPeng Fan 
13883697e599SPeng Fan 	err = mmc_send_cmd(mmc, &cmd, NULL);
13893697e599SPeng Fan 	if (err)
13903697e599SPeng Fan 		return err;
13913697e599SPeng Fan 
13923697e599SPeng Fan 	cmd.cmdidx = SD_CMD_APP_SD_STATUS;
13933697e599SPeng Fan 	cmd.resp_type = MMC_RSP_R1;
13943697e599SPeng Fan 	cmd.cmdarg = 0;
13953697e599SPeng Fan 
13963697e599SPeng Fan retry_ssr:
13973697e599SPeng Fan 	data.dest = (char *)ssr;
13983697e599SPeng Fan 	data.blocksize = 64;
13993697e599SPeng Fan 	data.blocks = 1;
14003697e599SPeng Fan 	data.flags = MMC_DATA_READ;
14013697e599SPeng Fan 
14023697e599SPeng Fan 	err = mmc_send_cmd(mmc, &cmd, &data);
14033697e599SPeng Fan 	if (err) {
14043697e599SPeng Fan 		if (timeout--)
14053697e599SPeng Fan 			goto retry_ssr;
14063697e599SPeng Fan 
14073697e599SPeng Fan 		return err;
14083697e599SPeng Fan 	}
14093697e599SPeng Fan 
14103697e599SPeng Fan 	for (i = 0; i < 16; i++)
14113697e599SPeng Fan 		ssr[i] = be32_to_cpu(ssr[i]);
14123697e599SPeng Fan 
14133697e599SPeng Fan 	au = (ssr[2] >> 12) & 0xF;
14143697e599SPeng Fan 	if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
14153697e599SPeng Fan 		mmc->ssr.au = sd_au_size[au];
14163697e599SPeng Fan 		es = (ssr[3] >> 24) & 0xFF;
14173697e599SPeng Fan 		es |= (ssr[2] & 0xFF) << 8;
14183697e599SPeng Fan 		et = (ssr[3] >> 18) & 0x3F;
14193697e599SPeng Fan 		if (es && et) {
14203697e599SPeng Fan 			eo = (ssr[3] >> 16) & 0x3;
14213697e599SPeng Fan 			mmc->ssr.erase_timeout = (et * 1000) / es;
14223697e599SPeng Fan 			mmc->ssr.erase_offset = eo * 1000;
14233697e599SPeng Fan 		}
14243697e599SPeng Fan 	} else {
1425d4d64889SMasahiro Yamada 		pr_debug("Invalid Allocation Unit Size.\n");
14263697e599SPeng Fan 	}
14273697e599SPeng Fan 
14283697e599SPeng Fan 	return 0;
14293697e599SPeng Fan }
14305b2e72f3SJean-Jacques Hiblot #endif
1431272cc70bSAndy Fleming /* frequency bases */
1432272cc70bSAndy Fleming /* divided by 10 to be nice to platforms without floating point */
14335f837c2cSMike Frysinger static const int fbase[] = {
1434272cc70bSAndy Fleming 	10000,
1435272cc70bSAndy Fleming 	100000,
1436272cc70bSAndy Fleming 	1000000,
1437272cc70bSAndy Fleming 	10000000,
1438272cc70bSAndy Fleming };
1439272cc70bSAndy Fleming 
1440272cc70bSAndy Fleming /* Multiplier values for TRAN_SPEED.  Multiplied by 10 to be nice
1441272cc70bSAndy Fleming  * to platforms without floating point.
1442272cc70bSAndy Fleming  */
144361fe076fSSimon Glass static const u8 multipliers[] = {
1444272cc70bSAndy Fleming 	0,	/* reserved */
1445272cc70bSAndy Fleming 	10,
1446272cc70bSAndy Fleming 	12,
1447272cc70bSAndy Fleming 	13,
1448272cc70bSAndy Fleming 	15,
1449272cc70bSAndy Fleming 	20,
1450272cc70bSAndy Fleming 	25,
1451272cc70bSAndy Fleming 	30,
1452272cc70bSAndy Fleming 	35,
1453272cc70bSAndy Fleming 	40,
1454272cc70bSAndy Fleming 	45,
1455272cc70bSAndy Fleming 	50,
1456272cc70bSAndy Fleming 	55,
1457272cc70bSAndy Fleming 	60,
1458272cc70bSAndy Fleming 	70,
1459272cc70bSAndy Fleming 	80,
1460272cc70bSAndy Fleming };
1461272cc70bSAndy Fleming 
1462d0c221feSJean-Jacques Hiblot static inline int bus_width(uint cap)
1463d0c221feSJean-Jacques Hiblot {
1464d0c221feSJean-Jacques Hiblot 	if (cap == MMC_MODE_8BIT)
1465d0c221feSJean-Jacques Hiblot 		return 8;
1466d0c221feSJean-Jacques Hiblot 	if (cap == MMC_MODE_4BIT)
1467d0c221feSJean-Jacques Hiblot 		return 4;
1468d0c221feSJean-Jacques Hiblot 	if (cap == MMC_MODE_1BIT)
1469d0c221feSJean-Jacques Hiblot 		return 1;
1470d8e3d420SJean-Jacques Hiblot 	pr_warn("invalid bus witdh capability 0x%x\n", cap);
1471d0c221feSJean-Jacques Hiblot 	return 0;
1472d0c221feSJean-Jacques Hiblot }
1473d0c221feSJean-Jacques Hiblot 
1474e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
1475f99c2efeSJean-Jacques Hiblot #ifdef MMC_SUPPORTS_TUNING
1476ec841209SKishon Vijay Abraham I static int mmc_execute_tuning(struct mmc *mmc, uint opcode)
1477ec841209SKishon Vijay Abraham I {
1478ec841209SKishon Vijay Abraham I 	return -ENOTSUPP;
1479ec841209SKishon Vijay Abraham I }
1480f99c2efeSJean-Jacques Hiblot #endif
1481ec841209SKishon Vijay Abraham I 
1482318a7a57SJean-Jacques Hiblot static void mmc_send_init_stream(struct mmc *mmc)
1483318a7a57SJean-Jacques Hiblot {
1484318a7a57SJean-Jacques Hiblot }
1485318a7a57SJean-Jacques Hiblot 
14862a4d212fSKishon Vijay Abraham I static int mmc_set_ios(struct mmc *mmc)
1487272cc70bSAndy Fleming {
14882a4d212fSKishon Vijay Abraham I 	int ret = 0;
14892a4d212fSKishon Vijay Abraham I 
149093bfd616SPantelis Antoniou 	if (mmc->cfg->ops->set_ios)
14912a4d212fSKishon Vijay Abraham I 		ret = mmc->cfg->ops->set_ios(mmc);
14922a4d212fSKishon Vijay Abraham I 
14932a4d212fSKishon Vijay Abraham I 	return ret;
1494272cc70bSAndy Fleming }
14958ca51e51SSimon Glass #endif
1496272cc70bSAndy Fleming 
149735f67820SKishon Vijay Abraham I int mmc_set_clock(struct mmc *mmc, uint clock, bool disable)
1498272cc70bSAndy Fleming {
1499c0fafe64SJaehoon Chung 	if (!disable) {
150093bfd616SPantelis Antoniou 		if (clock > mmc->cfg->f_max)
150193bfd616SPantelis Antoniou 			clock = mmc->cfg->f_max;
1502272cc70bSAndy Fleming 
150393bfd616SPantelis Antoniou 		if (clock < mmc->cfg->f_min)
150493bfd616SPantelis Antoniou 			clock = mmc->cfg->f_min;
15059546eb92SJaehoon Chung 	}
1506272cc70bSAndy Fleming 
1507272cc70bSAndy Fleming 	mmc->clock = clock;
150835f67820SKishon Vijay Abraham I 	mmc->clk_disable = disable;
1509272cc70bSAndy Fleming 
15102a4d212fSKishon Vijay Abraham I 	return mmc_set_ios(mmc);
1511272cc70bSAndy Fleming }
1512272cc70bSAndy Fleming 
15132a4d212fSKishon Vijay Abraham I static int mmc_set_bus_width(struct mmc *mmc, uint width)
1514272cc70bSAndy Fleming {
1515272cc70bSAndy Fleming 	mmc->bus_width = width;
1516272cc70bSAndy Fleming 
15172a4d212fSKishon Vijay Abraham I 	return mmc_set_ios(mmc);
1518272cc70bSAndy Fleming }
1519272cc70bSAndy Fleming 
15204c9d2aaaSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_VERBOSE) || defined(DEBUG)
15214c9d2aaaSJean-Jacques Hiblot /*
15224c9d2aaaSJean-Jacques Hiblot  * helper function to display the capabilities in a human
15234c9d2aaaSJean-Jacques Hiblot  * friendly manner. The capabilities include bus width and
15244c9d2aaaSJean-Jacques Hiblot  * supported modes.
15254c9d2aaaSJean-Jacques Hiblot  */
15264c9d2aaaSJean-Jacques Hiblot void mmc_dump_capabilities(const char *text, uint caps)
15274c9d2aaaSJean-Jacques Hiblot {
15284c9d2aaaSJean-Jacques Hiblot 	enum bus_mode mode;
15294c9d2aaaSJean-Jacques Hiblot 
1530d4d64889SMasahiro Yamada 	pr_debug("%s: widths [", text);
15314c9d2aaaSJean-Jacques Hiblot 	if (caps & MMC_MODE_8BIT)
1532d4d64889SMasahiro Yamada 		pr_debug("8, ");
15334c9d2aaaSJean-Jacques Hiblot 	if (caps & MMC_MODE_4BIT)
1534d4d64889SMasahiro Yamada 		pr_debug("4, ");
1535d0c221feSJean-Jacques Hiblot 	if (caps & MMC_MODE_1BIT)
1536d4d64889SMasahiro Yamada 		pr_debug("1, ");
1537d4d64889SMasahiro Yamada 	pr_debug("\b\b] modes [");
15384c9d2aaaSJean-Jacques Hiblot 	for (mode = MMC_LEGACY; mode < MMC_MODES_END; mode++)
15394c9d2aaaSJean-Jacques Hiblot 		if (MMC_CAP(mode) & caps)
1540d4d64889SMasahiro Yamada 			pr_debug("%s, ", mmc_mode_name(mode));
1541d4d64889SMasahiro Yamada 	pr_debug("\b\b]\n");
15424c9d2aaaSJean-Jacques Hiblot }
15434c9d2aaaSJean-Jacques Hiblot #endif
15444c9d2aaaSJean-Jacques Hiblot 
1545d0c221feSJean-Jacques Hiblot struct mode_width_tuning {
1546d0c221feSJean-Jacques Hiblot 	enum bus_mode mode;
1547d0c221feSJean-Jacques Hiblot 	uint widths;
1548f99c2efeSJean-Jacques Hiblot #ifdef MMC_SUPPORTS_TUNING
1549634d4849SKishon Vijay Abraham I 	uint tuning;
1550f99c2efeSJean-Jacques Hiblot #endif
1551d0c221feSJean-Jacques Hiblot };
1552d0c221feSJean-Jacques Hiblot 
1553f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
1554bc1e3272SJean-Jacques Hiblot int mmc_voltage_to_mv(enum mmc_voltage voltage)
1555bc1e3272SJean-Jacques Hiblot {
1556bc1e3272SJean-Jacques Hiblot 	switch (voltage) {
1557bc1e3272SJean-Jacques Hiblot 	case MMC_SIGNAL_VOLTAGE_000: return 0;
1558bc1e3272SJean-Jacques Hiblot 	case MMC_SIGNAL_VOLTAGE_330: return 3300;
1559bc1e3272SJean-Jacques Hiblot 	case MMC_SIGNAL_VOLTAGE_180: return 1800;
1560bc1e3272SJean-Jacques Hiblot 	case MMC_SIGNAL_VOLTAGE_120: return 1200;
1561bc1e3272SJean-Jacques Hiblot 	}
1562bc1e3272SJean-Jacques Hiblot 	return -EINVAL;
1563bc1e3272SJean-Jacques Hiblot }
1564bc1e3272SJean-Jacques Hiblot 
1565aff5d3c8SKishon Vijay Abraham I static int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1566aff5d3c8SKishon Vijay Abraham I {
1567bc1e3272SJean-Jacques Hiblot 	int err;
1568bc1e3272SJean-Jacques Hiblot 
1569bc1e3272SJean-Jacques Hiblot 	if (mmc->signal_voltage == signal_voltage)
1570bc1e3272SJean-Jacques Hiblot 		return 0;
1571bc1e3272SJean-Jacques Hiblot 
1572aff5d3c8SKishon Vijay Abraham I 	mmc->signal_voltage = signal_voltage;
1573bc1e3272SJean-Jacques Hiblot 	err = mmc_set_ios(mmc);
1574bc1e3272SJean-Jacques Hiblot 	if (err)
1575d4d64889SMasahiro Yamada 		pr_debug("unable to set voltage (err %d)\n", err);
1576bc1e3272SJean-Jacques Hiblot 
1577bc1e3272SJean-Jacques Hiblot 	return err;
1578aff5d3c8SKishon Vijay Abraham I }
1579f99c2efeSJean-Jacques Hiblot #else
1580f99c2efeSJean-Jacques Hiblot static inline int mmc_set_signal_voltage(struct mmc *mmc, uint signal_voltage)
1581f99c2efeSJean-Jacques Hiblot {
1582f99c2efeSJean-Jacques Hiblot 	return 0;
1583f99c2efeSJean-Jacques Hiblot }
1584f99c2efeSJean-Jacques Hiblot #endif
1585aff5d3c8SKishon Vijay Abraham I 
1586d0c221feSJean-Jacques Hiblot static const struct mode_width_tuning sd_modes_by_pref[] = {
1587f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1588f99c2efeSJean-Jacques Hiblot #ifdef MMC_SUPPORTS_TUNING
1589d0c221feSJean-Jacques Hiblot 	{
1590c10b85d6SJean-Jacques Hiblot 		.mode = UHS_SDR104,
1591c10b85d6SJean-Jacques Hiblot 		.widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1592c10b85d6SJean-Jacques Hiblot 		.tuning = MMC_CMD_SEND_TUNING_BLOCK
1593c10b85d6SJean-Jacques Hiblot 	},
1594f99c2efeSJean-Jacques Hiblot #endif
1595c10b85d6SJean-Jacques Hiblot 	{
1596c10b85d6SJean-Jacques Hiblot 		.mode = UHS_SDR50,
1597c10b85d6SJean-Jacques Hiblot 		.widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1598c10b85d6SJean-Jacques Hiblot 	},
1599c10b85d6SJean-Jacques Hiblot 	{
1600c10b85d6SJean-Jacques Hiblot 		.mode = UHS_DDR50,
1601c10b85d6SJean-Jacques Hiblot 		.widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1602c10b85d6SJean-Jacques Hiblot 	},
1603c10b85d6SJean-Jacques Hiblot 	{
1604c10b85d6SJean-Jacques Hiblot 		.mode = UHS_SDR25,
1605c10b85d6SJean-Jacques Hiblot 		.widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1606c10b85d6SJean-Jacques Hiblot 	},
1607f99c2efeSJean-Jacques Hiblot #endif
1608c10b85d6SJean-Jacques Hiblot 	{
1609d0c221feSJean-Jacques Hiblot 		.mode = SD_HS,
1610d0c221feSJean-Jacques Hiblot 		.widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1611d0c221feSJean-Jacques Hiblot 	},
1612f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1613d0c221feSJean-Jacques Hiblot 	{
1614c10b85d6SJean-Jacques Hiblot 		.mode = UHS_SDR12,
1615c10b85d6SJean-Jacques Hiblot 		.widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1616c10b85d6SJean-Jacques Hiblot 	},
1617f99c2efeSJean-Jacques Hiblot #endif
1618c10b85d6SJean-Jacques Hiblot 	{
1619d0c221feSJean-Jacques Hiblot 		.mode = SD_LEGACY,
1620d0c221feSJean-Jacques Hiblot 		.widths = MMC_MODE_4BIT | MMC_MODE_1BIT,
1621d0c221feSJean-Jacques Hiblot 	}
1622d0c221feSJean-Jacques Hiblot };
1623d0c221feSJean-Jacques Hiblot 
1624d0c221feSJean-Jacques Hiblot #define for_each_sd_mode_by_pref(caps, mwt) \
1625d0c221feSJean-Jacques Hiblot 	for (mwt = sd_modes_by_pref;\
1626d0c221feSJean-Jacques Hiblot 	     mwt < sd_modes_by_pref + ARRAY_SIZE(sd_modes_by_pref);\
1627d0c221feSJean-Jacques Hiblot 	     mwt++) \
1628d0c221feSJean-Jacques Hiblot 		if (caps & MMC_CAP(mwt->mode))
1629d0c221feSJean-Jacques Hiblot 
163001298da3SJean-Jacques Hiblot static int sd_select_mode_and_width(struct mmc *mmc, uint card_caps)
16318ac8a263SJean-Jacques Hiblot {
16328ac8a263SJean-Jacques Hiblot 	int err;
1633d0c221feSJean-Jacques Hiblot 	uint widths[] = {MMC_MODE_4BIT, MMC_MODE_1BIT};
1634d0c221feSJean-Jacques Hiblot 	const struct mode_width_tuning *mwt;
1635f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_UHS_SUPPORT)
1636c10b85d6SJean-Jacques Hiblot 	bool uhs_en = (mmc->ocr & OCR_S18R) ? true : false;
1637f99c2efeSJean-Jacques Hiblot #else
1638f99c2efeSJean-Jacques Hiblot 	bool uhs_en = false;
1639f99c2efeSJean-Jacques Hiblot #endif
1640c10b85d6SJean-Jacques Hiblot 	uint caps;
1641c10b85d6SJean-Jacques Hiblot 
164252d241dfSJean-Jacques Hiblot #ifdef DEBUG
164352d241dfSJean-Jacques Hiblot 	mmc_dump_capabilities("sd card", card_caps);
16441da8eb59SJean-Jacques Hiblot 	mmc_dump_capabilities("host", mmc->host_caps);
164552d241dfSJean-Jacques Hiblot #endif
16468ac8a263SJean-Jacques Hiblot 
16478ac8a263SJean-Jacques Hiblot 	/* Restrict card's capabilities by what the host can do */
16481da8eb59SJean-Jacques Hiblot 	caps = card_caps & mmc->host_caps;
16498ac8a263SJean-Jacques Hiblot 
1650c10b85d6SJean-Jacques Hiblot 	if (!uhs_en)
1651c10b85d6SJean-Jacques Hiblot 		caps &= ~UHS_CAPS;
1652c10b85d6SJean-Jacques Hiblot 
1653c10b85d6SJean-Jacques Hiblot 	for_each_sd_mode_by_pref(caps, mwt) {
1654d0c221feSJean-Jacques Hiblot 		uint *w;
16558ac8a263SJean-Jacques Hiblot 
1656d0c221feSJean-Jacques Hiblot 		for (w = widths; w < widths + ARRAY_SIZE(widths); w++) {
1657c10b85d6SJean-Jacques Hiblot 			if (*w & caps & mwt->widths) {
1658d4d64889SMasahiro Yamada 				pr_debug("trying mode %s width %d (at %d MHz)\n",
1659d0c221feSJean-Jacques Hiblot 					 mmc_mode_name(mwt->mode),
1660d0c221feSJean-Jacques Hiblot 					 bus_width(*w),
1661d0c221feSJean-Jacques Hiblot 					 mmc_mode2freq(mmc, mwt->mode) / 1000000);
1662d0c221feSJean-Jacques Hiblot 
1663d0c221feSJean-Jacques Hiblot 				/* configure the bus width (card + host) */
1664d0c221feSJean-Jacques Hiblot 				err = sd_select_bus_width(mmc, bus_width(*w));
16658ac8a263SJean-Jacques Hiblot 				if (err)
1666d0c221feSJean-Jacques Hiblot 					goto error;
1667d0c221feSJean-Jacques Hiblot 				mmc_set_bus_width(mmc, bus_width(*w));
16688ac8a263SJean-Jacques Hiblot 
1669d0c221feSJean-Jacques Hiblot 				/* configure the bus mode (card) */
1670d0c221feSJean-Jacques Hiblot 				err = sd_set_card_speed(mmc, mwt->mode);
16718ac8a263SJean-Jacques Hiblot 				if (err)
1672d0c221feSJean-Jacques Hiblot 					goto error;
16738ac8a263SJean-Jacques Hiblot 
1674d0c221feSJean-Jacques Hiblot 				/* configure the bus mode (host) */
1675d0c221feSJean-Jacques Hiblot 				mmc_select_mode(mmc, mwt->mode);
167635f67820SKishon Vijay Abraham I 				mmc_set_clock(mmc, mmc->tran_speed, false);
16778ac8a263SJean-Jacques Hiblot 
1678f99c2efeSJean-Jacques Hiblot #ifdef MMC_SUPPORTS_TUNING
1679c10b85d6SJean-Jacques Hiblot 				/* execute tuning if needed */
1680c10b85d6SJean-Jacques Hiblot 				if (mwt->tuning && !mmc_host_is_spi(mmc)) {
1681c10b85d6SJean-Jacques Hiblot 					err = mmc_execute_tuning(mmc,
1682c10b85d6SJean-Jacques Hiblot 								 mwt->tuning);
1683c10b85d6SJean-Jacques Hiblot 					if (err) {
1684d4d64889SMasahiro Yamada 						pr_debug("tuning failed\n");
1685c10b85d6SJean-Jacques Hiblot 						goto error;
1686c10b85d6SJean-Jacques Hiblot 					}
1687c10b85d6SJean-Jacques Hiblot 				}
1688f99c2efeSJean-Jacques Hiblot #endif
1689c10b85d6SJean-Jacques Hiblot 
16905b2e72f3SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_WRITE)
16918ac8a263SJean-Jacques Hiblot 				err = sd_read_ssr(mmc);
1692d0c221feSJean-Jacques Hiblot 				if (!err)
16935b2e72f3SJean-Jacques Hiblot 					pr_warn("unable to read ssr\n");
16945b2e72f3SJean-Jacques Hiblot #endif
16955b2e72f3SJean-Jacques Hiblot 				if (!err)
16968ac8a263SJean-Jacques Hiblot 					return 0;
1697d0c221feSJean-Jacques Hiblot 
1698d0c221feSJean-Jacques Hiblot error:
1699d0c221feSJean-Jacques Hiblot 				/* revert to a safer bus speed */
1700d0c221feSJean-Jacques Hiblot 				mmc_select_mode(mmc, SD_LEGACY);
170135f67820SKishon Vijay Abraham I 				mmc_set_clock(mmc, mmc->tran_speed, false);
1702d0c221feSJean-Jacques Hiblot 			}
1703d0c221feSJean-Jacques Hiblot 		}
1704d0c221feSJean-Jacques Hiblot 	}
1705d0c221feSJean-Jacques Hiblot 
1706d4d64889SMasahiro Yamada 	pr_err("unable to select a mode\n");
1707d0c221feSJean-Jacques Hiblot 	return -ENOTSUPP;
17088ac8a263SJean-Jacques Hiblot }
17098ac8a263SJean-Jacques Hiblot 
17107382e691SJean-Jacques Hiblot /*
17117382e691SJean-Jacques Hiblot  * read the compare the part of ext csd that is constant.
17127382e691SJean-Jacques Hiblot  * This can be used to check that the transfer is working
17137382e691SJean-Jacques Hiblot  * as expected.
17147382e691SJean-Jacques Hiblot  */
17157382e691SJean-Jacques Hiblot static int mmc_read_and_compare_ext_csd(struct mmc *mmc)
17167382e691SJean-Jacques Hiblot {
17177382e691SJean-Jacques Hiblot 	int err;
17187382e691SJean-Jacques Hiblot 	const u8 *ext_csd = mmc->ext_csd;
17197382e691SJean-Jacques Hiblot 	ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
17207382e691SJean-Jacques Hiblot 
17211de06b9fSJean-Jacques Hiblot 	if (mmc->version < MMC_VERSION_4)
17221de06b9fSJean-Jacques Hiblot 		return 0;
17231de06b9fSJean-Jacques Hiblot 
17247382e691SJean-Jacques Hiblot 	err = mmc_send_ext_csd(mmc, test_csd);
17257382e691SJean-Jacques Hiblot 	if (err)
17267382e691SJean-Jacques Hiblot 		return err;
17277382e691SJean-Jacques Hiblot 
17287382e691SJean-Jacques Hiblot 	/* Only compare read only fields */
17297382e691SJean-Jacques Hiblot 	if (ext_csd[EXT_CSD_PARTITIONING_SUPPORT]
17307382e691SJean-Jacques Hiblot 		== test_csd[EXT_CSD_PARTITIONING_SUPPORT] &&
17317382e691SJean-Jacques Hiblot 	    ext_csd[EXT_CSD_HC_WP_GRP_SIZE]
17327382e691SJean-Jacques Hiblot 		== test_csd[EXT_CSD_HC_WP_GRP_SIZE] &&
17337382e691SJean-Jacques Hiblot 	    ext_csd[EXT_CSD_REV]
17347382e691SJean-Jacques Hiblot 		== test_csd[EXT_CSD_REV] &&
17357382e691SJean-Jacques Hiblot 	    ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
17367382e691SJean-Jacques Hiblot 		== test_csd[EXT_CSD_HC_ERASE_GRP_SIZE] &&
17377382e691SJean-Jacques Hiblot 	    memcmp(&ext_csd[EXT_CSD_SEC_CNT],
17387382e691SJean-Jacques Hiblot 		   &test_csd[EXT_CSD_SEC_CNT], 4) == 0)
17397382e691SJean-Jacques Hiblot 		return 0;
17407382e691SJean-Jacques Hiblot 
17417382e691SJean-Jacques Hiblot 	return -EBADMSG;
17427382e691SJean-Jacques Hiblot }
17437382e691SJean-Jacques Hiblot 
1744f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_IO_VOLTAGE)
1745bc1e3272SJean-Jacques Hiblot static int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1746bc1e3272SJean-Jacques Hiblot 				  uint32_t allowed_mask)
1747bc1e3272SJean-Jacques Hiblot {
1748bc1e3272SJean-Jacques Hiblot 	u32 card_mask = 0;
1749bc1e3272SJean-Jacques Hiblot 
1750bc1e3272SJean-Jacques Hiblot 	switch (mode) {
1751bc1e3272SJean-Jacques Hiblot 	case MMC_HS_200:
1752bc1e3272SJean-Jacques Hiblot 		if (mmc->cardtype & EXT_CSD_CARD_TYPE_HS200_1_8V)
1753bc1e3272SJean-Jacques Hiblot 			card_mask |= MMC_SIGNAL_VOLTAGE_180;
1754bc1e3272SJean-Jacques Hiblot 		if (mmc->cardtype & EXT_CSD_CARD_TYPE_HS200_1_2V)
1755bc1e3272SJean-Jacques Hiblot 			card_mask |= MMC_SIGNAL_VOLTAGE_120;
1756bc1e3272SJean-Jacques Hiblot 		break;
1757bc1e3272SJean-Jacques Hiblot 	case MMC_DDR_52:
1758bc1e3272SJean-Jacques Hiblot 		if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_8V)
1759bc1e3272SJean-Jacques Hiblot 			card_mask |= MMC_SIGNAL_VOLTAGE_330 |
1760bc1e3272SJean-Jacques Hiblot 				     MMC_SIGNAL_VOLTAGE_180;
1761bc1e3272SJean-Jacques Hiblot 		if (mmc->cardtype & EXT_CSD_CARD_TYPE_DDR_1_2V)
1762bc1e3272SJean-Jacques Hiblot 			card_mask |= MMC_SIGNAL_VOLTAGE_120;
1763bc1e3272SJean-Jacques Hiblot 		break;
1764bc1e3272SJean-Jacques Hiblot 	default:
1765bc1e3272SJean-Jacques Hiblot 		card_mask |= MMC_SIGNAL_VOLTAGE_330;
1766bc1e3272SJean-Jacques Hiblot 		break;
1767bc1e3272SJean-Jacques Hiblot 	}
1768bc1e3272SJean-Jacques Hiblot 
1769bc1e3272SJean-Jacques Hiblot 	while (card_mask & allowed_mask) {
1770bc1e3272SJean-Jacques Hiblot 		enum mmc_voltage best_match;
1771bc1e3272SJean-Jacques Hiblot 
1772bc1e3272SJean-Jacques Hiblot 		best_match = 1 << (ffs(card_mask & allowed_mask) - 1);
1773bc1e3272SJean-Jacques Hiblot 		if (!mmc_set_signal_voltage(mmc,  best_match))
1774bc1e3272SJean-Jacques Hiblot 			return 0;
1775bc1e3272SJean-Jacques Hiblot 
1776bc1e3272SJean-Jacques Hiblot 		allowed_mask &= ~best_match;
1777bc1e3272SJean-Jacques Hiblot 	}
1778bc1e3272SJean-Jacques Hiblot 
1779bc1e3272SJean-Jacques Hiblot 	return -ENOTSUPP;
1780bc1e3272SJean-Jacques Hiblot }
1781f99c2efeSJean-Jacques Hiblot #else
1782f99c2efeSJean-Jacques Hiblot static inline int mmc_set_lowest_voltage(struct mmc *mmc, enum bus_mode mode,
1783f99c2efeSJean-Jacques Hiblot 					 uint32_t allowed_mask)
1784f99c2efeSJean-Jacques Hiblot {
1785f99c2efeSJean-Jacques Hiblot 	return 0;
1786f99c2efeSJean-Jacques Hiblot }
1787f99c2efeSJean-Jacques Hiblot #endif
1788bc1e3272SJean-Jacques Hiblot 
17893862b854SJean-Jacques Hiblot static const struct mode_width_tuning mmc_modes_by_pref[] = {
1790f99c2efeSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_HS200_SUPPORT)
17918ac8a263SJean-Jacques Hiblot 	{
17923862b854SJean-Jacques Hiblot 		.mode = MMC_HS_200,
17933862b854SJean-Jacques Hiblot 		.widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
1794634d4849SKishon Vijay Abraham I 		.tuning = MMC_CMD_SEND_TUNING_BLOCK_HS200
17953862b854SJean-Jacques Hiblot 	},
1796f99c2efeSJean-Jacques Hiblot #endif
17973862b854SJean-Jacques Hiblot 	{
17983862b854SJean-Jacques Hiblot 		.mode = MMC_DDR_52,
17993862b854SJean-Jacques Hiblot 		.widths = MMC_MODE_8BIT | MMC_MODE_4BIT,
18003862b854SJean-Jacques Hiblot 	},
18013862b854SJean-Jacques Hiblot 	{
18023862b854SJean-Jacques Hiblot 		.mode = MMC_HS_52,
18033862b854SJean-Jacques Hiblot 		.widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
18043862b854SJean-Jacques Hiblot 	},
18053862b854SJean-Jacques Hiblot 	{
18063862b854SJean-Jacques Hiblot 		.mode = MMC_HS,
18073862b854SJean-Jacques Hiblot 		.widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
18083862b854SJean-Jacques Hiblot 	},
18093862b854SJean-Jacques Hiblot 	{
18103862b854SJean-Jacques Hiblot 		.mode = MMC_LEGACY,
18113862b854SJean-Jacques Hiblot 		.widths = MMC_MODE_8BIT | MMC_MODE_4BIT | MMC_MODE_1BIT,
18123862b854SJean-Jacques Hiblot 	}
18138ac8a263SJean-Jacques Hiblot };
18148ac8a263SJean-Jacques Hiblot 
18153862b854SJean-Jacques Hiblot #define for_each_mmc_mode_by_pref(caps, mwt) \
18163862b854SJean-Jacques Hiblot 	for (mwt = mmc_modes_by_pref;\
18173862b854SJean-Jacques Hiblot 	    mwt < mmc_modes_by_pref + ARRAY_SIZE(mmc_modes_by_pref);\
18183862b854SJean-Jacques Hiblot 	    mwt++) \
18193862b854SJean-Jacques Hiblot 		if (caps & MMC_CAP(mwt->mode))
18203862b854SJean-Jacques Hiblot 
18213862b854SJean-Jacques Hiblot static const struct ext_csd_bus_width {
18223862b854SJean-Jacques Hiblot 	uint cap;
18233862b854SJean-Jacques Hiblot 	bool is_ddr;
18243862b854SJean-Jacques Hiblot 	uint ext_csd_bits;
18253862b854SJean-Jacques Hiblot } ext_csd_bus_width[] = {
18263862b854SJean-Jacques Hiblot 	{MMC_MODE_8BIT, true, EXT_CSD_DDR_BUS_WIDTH_8},
18273862b854SJean-Jacques Hiblot 	{MMC_MODE_4BIT, true, EXT_CSD_DDR_BUS_WIDTH_4},
18283862b854SJean-Jacques Hiblot 	{MMC_MODE_8BIT, false, EXT_CSD_BUS_WIDTH_8},
18293862b854SJean-Jacques Hiblot 	{MMC_MODE_4BIT, false, EXT_CSD_BUS_WIDTH_4},
18303862b854SJean-Jacques Hiblot 	{MMC_MODE_1BIT, false, EXT_CSD_BUS_WIDTH_1},
18313862b854SJean-Jacques Hiblot };
18323862b854SJean-Jacques Hiblot 
18333862b854SJean-Jacques Hiblot #define for_each_supported_width(caps, ddr, ecbv) \
18343862b854SJean-Jacques Hiblot 	for (ecbv = ext_csd_bus_width;\
18353862b854SJean-Jacques Hiblot 	    ecbv < ext_csd_bus_width + ARRAY_SIZE(ext_csd_bus_width);\
18363862b854SJean-Jacques Hiblot 	    ecbv++) \
18373862b854SJean-Jacques Hiblot 		if ((ddr == ecbv->is_ddr) && (caps & ecbv->cap))
18383862b854SJean-Jacques Hiblot 
183901298da3SJean-Jacques Hiblot static int mmc_select_mode_and_width(struct mmc *mmc, uint card_caps)
18403862b854SJean-Jacques Hiblot {
18413862b854SJean-Jacques Hiblot 	int err;
18423862b854SJean-Jacques Hiblot 	const struct mode_width_tuning *mwt;
18433862b854SJean-Jacques Hiblot 	const struct ext_csd_bus_width *ecbw;
18443862b854SJean-Jacques Hiblot 
184552d241dfSJean-Jacques Hiblot #ifdef DEBUG
184652d241dfSJean-Jacques Hiblot 	mmc_dump_capabilities("mmc", card_caps);
18471da8eb59SJean-Jacques Hiblot 	mmc_dump_capabilities("host", mmc->host_caps);
184852d241dfSJean-Jacques Hiblot #endif
184952d241dfSJean-Jacques Hiblot 
18508ac8a263SJean-Jacques Hiblot 	/* Restrict card's capabilities by what the host can do */
18511da8eb59SJean-Jacques Hiblot 	card_caps &= mmc->host_caps;
18528ac8a263SJean-Jacques Hiblot 
18538ac8a263SJean-Jacques Hiblot 	/* Only version 4 of MMC supports wider bus widths */
18548ac8a263SJean-Jacques Hiblot 	if (mmc->version < MMC_VERSION_4)
18558ac8a263SJean-Jacques Hiblot 		return 0;
18568ac8a263SJean-Jacques Hiblot 
1857dfda9d88SJean-Jacques Hiblot 	if (!mmc->ext_csd) {
1858d4d64889SMasahiro Yamada 		pr_debug("No ext_csd found!\n"); /* this should enver happen */
1859dfda9d88SJean-Jacques Hiblot 		return -ENOTSUPP;
1860dfda9d88SJean-Jacques Hiblot 	}
1861dfda9d88SJean-Jacques Hiblot 
186201298da3SJean-Jacques Hiblot 	mmc_set_clock(mmc, mmc->legacy_speed, false);
186301298da3SJean-Jacques Hiblot 
186401298da3SJean-Jacques Hiblot 	for_each_mmc_mode_by_pref(card_caps, mwt) {
186501298da3SJean-Jacques Hiblot 		for_each_supported_width(card_caps & mwt->widths,
18663862b854SJean-Jacques Hiblot 					 mmc_is_mode_ddr(mwt->mode), ecbw) {
1867bc1e3272SJean-Jacques Hiblot 			enum mmc_voltage old_voltage;
1868d4d64889SMasahiro Yamada 			pr_debug("trying mode %s width %d (at %d MHz)\n",
18693862b854SJean-Jacques Hiblot 				 mmc_mode_name(mwt->mode),
18703862b854SJean-Jacques Hiblot 				 bus_width(ecbw->cap),
18713862b854SJean-Jacques Hiblot 				 mmc_mode2freq(mmc, mwt->mode) / 1000000);
1872bc1e3272SJean-Jacques Hiblot 			old_voltage = mmc->signal_voltage;
1873bc1e3272SJean-Jacques Hiblot 			err = mmc_set_lowest_voltage(mmc, mwt->mode,
1874bc1e3272SJean-Jacques Hiblot 						     MMC_ALL_SIGNAL_VOLTAGE);
1875bc1e3272SJean-Jacques Hiblot 			if (err)
1876bc1e3272SJean-Jacques Hiblot 				continue;
1877bc1e3272SJean-Jacques Hiblot 
18783862b854SJean-Jacques Hiblot 			/* configure the bus width (card + host) */
18793862b854SJean-Jacques Hiblot 			err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
18803862b854SJean-Jacques Hiblot 				    EXT_CSD_BUS_WIDTH,
18813862b854SJean-Jacques Hiblot 				    ecbw->ext_csd_bits & ~EXT_CSD_DDR_FLAG);
18823862b854SJean-Jacques Hiblot 			if (err)
18833862b854SJean-Jacques Hiblot 				goto error;
18843862b854SJean-Jacques Hiblot 			mmc_set_bus_width(mmc, bus_width(ecbw->cap));
18853862b854SJean-Jacques Hiblot 
18863862b854SJean-Jacques Hiblot 			/* configure the bus speed (card) */
18873862b854SJean-Jacques Hiblot 			err = mmc_set_card_speed(mmc, mwt->mode);
18883862b854SJean-Jacques Hiblot 			if (err)
18893862b854SJean-Jacques Hiblot 				goto error;
18903862b854SJean-Jacques Hiblot 
18918ac8a263SJean-Jacques Hiblot 			/*
18923862b854SJean-Jacques Hiblot 			 * configure the bus width AND the ddr mode (card)
18933862b854SJean-Jacques Hiblot 			 * The host side will be taken care of in the next step
18948ac8a263SJean-Jacques Hiblot 			 */
18953862b854SJean-Jacques Hiblot 			if (ecbw->ext_csd_bits & EXT_CSD_DDR_FLAG) {
18963862b854SJean-Jacques Hiblot 				err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
18973862b854SJean-Jacques Hiblot 						 EXT_CSD_BUS_WIDTH,
18983862b854SJean-Jacques Hiblot 						 ecbw->ext_csd_bits);
18993862b854SJean-Jacques Hiblot 				if (err)
19003862b854SJean-Jacques Hiblot 					goto error;
19018ac8a263SJean-Jacques Hiblot 			}
19028ac8a263SJean-Jacques Hiblot 
19033862b854SJean-Jacques Hiblot 			/* configure the bus mode (host) */
19043862b854SJean-Jacques Hiblot 			mmc_select_mode(mmc, mwt->mode);
190535f67820SKishon Vijay Abraham I 			mmc_set_clock(mmc, mmc->tran_speed, false);
1906f99c2efeSJean-Jacques Hiblot #ifdef MMC_SUPPORTS_TUNING
19078ac8a263SJean-Jacques Hiblot 
1908634d4849SKishon Vijay Abraham I 			/* execute tuning if needed */
1909634d4849SKishon Vijay Abraham I 			if (mwt->tuning) {
1910634d4849SKishon Vijay Abraham I 				err = mmc_execute_tuning(mmc, mwt->tuning);
1911634d4849SKishon Vijay Abraham I 				if (err) {
1912d4d64889SMasahiro Yamada 					pr_debug("tuning failed\n");
1913634d4849SKishon Vijay Abraham I 					goto error;
1914634d4849SKishon Vijay Abraham I 				}
1915634d4849SKishon Vijay Abraham I 			}
1916f99c2efeSJean-Jacques Hiblot #endif
1917634d4849SKishon Vijay Abraham I 
19183862b854SJean-Jacques Hiblot 			/* do a transfer to check the configuration */
19197382e691SJean-Jacques Hiblot 			err = mmc_read_and_compare_ext_csd(mmc);
19207382e691SJean-Jacques Hiblot 			if (!err)
19213862b854SJean-Jacques Hiblot 				return 0;
19223862b854SJean-Jacques Hiblot error:
1923bc1e3272SJean-Jacques Hiblot 			mmc_set_signal_voltage(mmc, old_voltage);
19243862b854SJean-Jacques Hiblot 			/* if an error occured, revert to a safer bus mode */
19253862b854SJean-Jacques Hiblot 			mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
19263862b854SJean-Jacques Hiblot 				   EXT_CSD_BUS_WIDTH, EXT_CSD_BUS_WIDTH_1);
19273862b854SJean-Jacques Hiblot 			mmc_select_mode(mmc, MMC_LEGACY);
19283862b854SJean-Jacques Hiblot 			mmc_set_bus_width(mmc, 1);
19293862b854SJean-Jacques Hiblot 		}
19308ac8a263SJean-Jacques Hiblot 	}
19318ac8a263SJean-Jacques Hiblot 
1932d8e3d420SJean-Jacques Hiblot 	pr_err("unable to select a mode\n");
19338ac8a263SJean-Jacques Hiblot 
19343862b854SJean-Jacques Hiblot 	return -ENOTSUPP;
19358ac8a263SJean-Jacques Hiblot }
19368ac8a263SJean-Jacques Hiblot 
1937dfda9d88SJean-Jacques Hiblot static int mmc_startup_v4(struct mmc *mmc)
1938c744b6f6SJean-Jacques Hiblot {
1939c744b6f6SJean-Jacques Hiblot 	int err, i;
1940c744b6f6SJean-Jacques Hiblot 	u64 capacity;
1941c744b6f6SJean-Jacques Hiblot 	bool has_parts = false;
1942c744b6f6SJean-Jacques Hiblot 	bool part_completed;
194358a6fb7bSJean-Jacques Hiblot 	static const u32 mmc_versions[] = {
194458a6fb7bSJean-Jacques Hiblot 		MMC_VERSION_4,
194558a6fb7bSJean-Jacques Hiblot 		MMC_VERSION_4_1,
194658a6fb7bSJean-Jacques Hiblot 		MMC_VERSION_4_2,
194758a6fb7bSJean-Jacques Hiblot 		MMC_VERSION_4_3,
1948ace1bed3SJean-Jacques Hiblot 		MMC_VERSION_4_4,
194958a6fb7bSJean-Jacques Hiblot 		MMC_VERSION_4_41,
195058a6fb7bSJean-Jacques Hiblot 		MMC_VERSION_4_5,
195158a6fb7bSJean-Jacques Hiblot 		MMC_VERSION_5_0,
195258a6fb7bSJean-Jacques Hiblot 		MMC_VERSION_5_1
195358a6fb7bSJean-Jacques Hiblot 	};
195458a6fb7bSJean-Jacques Hiblot 
1955f7d5dffcSJean-Jacques Hiblot 	ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
1956c744b6f6SJean-Jacques Hiblot 
1957c744b6f6SJean-Jacques Hiblot 	if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4))
1958c744b6f6SJean-Jacques Hiblot 		return 0;
1959c744b6f6SJean-Jacques Hiblot 
1960c744b6f6SJean-Jacques Hiblot 	/* check  ext_csd version and capacity */
1961c744b6f6SJean-Jacques Hiblot 	err = mmc_send_ext_csd(mmc, ext_csd);
1962c744b6f6SJean-Jacques Hiblot 	if (err)
1963f7d5dffcSJean-Jacques Hiblot 		goto error;
1964f7d5dffcSJean-Jacques Hiblot 
1965f7d5dffcSJean-Jacques Hiblot 	/* store the ext csd for future reference */
1966f7d5dffcSJean-Jacques Hiblot 	if (!mmc->ext_csd)
1967f7d5dffcSJean-Jacques Hiblot 		mmc->ext_csd = malloc(MMC_MAX_BLOCK_LEN);
1968f7d5dffcSJean-Jacques Hiblot 	if (!mmc->ext_csd)
1969f7d5dffcSJean-Jacques Hiblot 		return -ENOMEM;
1970f7d5dffcSJean-Jacques Hiblot 	memcpy(mmc->ext_csd, ext_csd, MMC_MAX_BLOCK_LEN);
1971f7d5dffcSJean-Jacques Hiblot 
197258a6fb7bSJean-Jacques Hiblot 	if (ext_csd[EXT_CSD_REV] > ARRAY_SIZE(mmc_versions))
197358a6fb7bSJean-Jacques Hiblot 		return -EINVAL;
197458a6fb7bSJean-Jacques Hiblot 
197558a6fb7bSJean-Jacques Hiblot 	mmc->version = mmc_versions[ext_csd[EXT_CSD_REV]];
197658a6fb7bSJean-Jacques Hiblot 
197758a6fb7bSJean-Jacques Hiblot 	if (mmc->version >= MMC_VERSION_4_2) {
1978c744b6f6SJean-Jacques Hiblot 		/*
1979c744b6f6SJean-Jacques Hiblot 		 * According to the JEDEC Standard, the value of
1980c744b6f6SJean-Jacques Hiblot 		 * ext_csd's capacity is valid if the value is more
1981c744b6f6SJean-Jacques Hiblot 		 * than 2GB
1982c744b6f6SJean-Jacques Hiblot 		 */
1983c744b6f6SJean-Jacques Hiblot 		capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
1984c744b6f6SJean-Jacques Hiblot 				| ext_csd[EXT_CSD_SEC_CNT + 1] << 8
1985c744b6f6SJean-Jacques Hiblot 				| ext_csd[EXT_CSD_SEC_CNT + 2] << 16
1986c744b6f6SJean-Jacques Hiblot 				| ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
1987c744b6f6SJean-Jacques Hiblot 		capacity *= MMC_MAX_BLOCK_LEN;
1988c744b6f6SJean-Jacques Hiblot 		if ((capacity >> 20) > 2 * 1024)
1989c744b6f6SJean-Jacques Hiblot 			mmc->capacity_user = capacity;
1990c744b6f6SJean-Jacques Hiblot 	}
1991c744b6f6SJean-Jacques Hiblot 
1992c744b6f6SJean-Jacques Hiblot 	/* The partition data may be non-zero but it is only
1993c744b6f6SJean-Jacques Hiblot 	 * effective if PARTITION_SETTING_COMPLETED is set in
1994c744b6f6SJean-Jacques Hiblot 	 * EXT_CSD, so ignore any data if this bit is not set,
1995c744b6f6SJean-Jacques Hiblot 	 * except for enabling the high-capacity group size
1996c744b6f6SJean-Jacques Hiblot 	 * definition (see below).
1997c744b6f6SJean-Jacques Hiblot 	 */
1998c744b6f6SJean-Jacques Hiblot 	part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
1999c744b6f6SJean-Jacques Hiblot 			    EXT_CSD_PARTITION_SETTING_COMPLETED);
2000c744b6f6SJean-Jacques Hiblot 
2001c744b6f6SJean-Jacques Hiblot 	/* store the partition info of emmc */
2002c744b6f6SJean-Jacques Hiblot 	mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
2003c744b6f6SJean-Jacques Hiblot 	if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
2004c744b6f6SJean-Jacques Hiblot 	    ext_csd[EXT_CSD_BOOT_MULT])
2005c744b6f6SJean-Jacques Hiblot 		mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
2006c744b6f6SJean-Jacques Hiblot 	if (part_completed &&
2007c744b6f6SJean-Jacques Hiblot 	    (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
2008c744b6f6SJean-Jacques Hiblot 		mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
2009c744b6f6SJean-Jacques Hiblot 
2010c744b6f6SJean-Jacques Hiblot 	mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
2011c744b6f6SJean-Jacques Hiblot 
2012c744b6f6SJean-Jacques Hiblot 	mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
2013c744b6f6SJean-Jacques Hiblot 
2014c744b6f6SJean-Jacques Hiblot 	for (i = 0; i < 4; i++) {
2015c744b6f6SJean-Jacques Hiblot 		int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
2016c744b6f6SJean-Jacques Hiblot 		uint mult = (ext_csd[idx + 2] << 16) +
2017c744b6f6SJean-Jacques Hiblot 			(ext_csd[idx + 1] << 8) + ext_csd[idx];
2018c744b6f6SJean-Jacques Hiblot 		if (mult)
2019c744b6f6SJean-Jacques Hiblot 			has_parts = true;
2020c744b6f6SJean-Jacques Hiblot 		if (!part_completed)
2021c744b6f6SJean-Jacques Hiblot 			continue;
2022c744b6f6SJean-Jacques Hiblot 		mmc->capacity_gp[i] = mult;
2023c744b6f6SJean-Jacques Hiblot 		mmc->capacity_gp[i] *=
2024c744b6f6SJean-Jacques Hiblot 			ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2025c744b6f6SJean-Jacques Hiblot 		mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2026c744b6f6SJean-Jacques Hiblot 		mmc->capacity_gp[i] <<= 19;
2027c744b6f6SJean-Jacques Hiblot 	}
2028c744b6f6SJean-Jacques Hiblot 
2029173c06dfSJean-Jacques Hiblot #ifndef CONFIG_SPL_BUILD
2030c744b6f6SJean-Jacques Hiblot 	if (part_completed) {
2031c744b6f6SJean-Jacques Hiblot 		mmc->enh_user_size =
2032c744b6f6SJean-Jacques Hiblot 			(ext_csd[EXT_CSD_ENH_SIZE_MULT + 2] << 16) +
2033c744b6f6SJean-Jacques Hiblot 			(ext_csd[EXT_CSD_ENH_SIZE_MULT + 1] << 8) +
2034c744b6f6SJean-Jacques Hiblot 			ext_csd[EXT_CSD_ENH_SIZE_MULT];
2035c744b6f6SJean-Jacques Hiblot 		mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
2036c744b6f6SJean-Jacques Hiblot 		mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2037c744b6f6SJean-Jacques Hiblot 		mmc->enh_user_size <<= 19;
2038c744b6f6SJean-Jacques Hiblot 		mmc->enh_user_start =
2039c744b6f6SJean-Jacques Hiblot 			(ext_csd[EXT_CSD_ENH_START_ADDR + 3] << 24) +
2040c744b6f6SJean-Jacques Hiblot 			(ext_csd[EXT_CSD_ENH_START_ADDR + 2] << 16) +
2041c744b6f6SJean-Jacques Hiblot 			(ext_csd[EXT_CSD_ENH_START_ADDR + 1] << 8) +
2042c744b6f6SJean-Jacques Hiblot 			ext_csd[EXT_CSD_ENH_START_ADDR];
2043c744b6f6SJean-Jacques Hiblot 		if (mmc->high_capacity)
2044c744b6f6SJean-Jacques Hiblot 			mmc->enh_user_start <<= 9;
2045c744b6f6SJean-Jacques Hiblot 	}
2046173c06dfSJean-Jacques Hiblot #endif
2047c744b6f6SJean-Jacques Hiblot 
2048c744b6f6SJean-Jacques Hiblot 	/*
2049c744b6f6SJean-Jacques Hiblot 	 * Host needs to enable ERASE_GRP_DEF bit if device is
2050c744b6f6SJean-Jacques Hiblot 	 * partitioned. This bit will be lost every time after a reset
2051c744b6f6SJean-Jacques Hiblot 	 * or power off. This will affect erase size.
2052c744b6f6SJean-Jacques Hiblot 	 */
2053c744b6f6SJean-Jacques Hiblot 	if (part_completed)
2054c744b6f6SJean-Jacques Hiblot 		has_parts = true;
2055c744b6f6SJean-Jacques Hiblot 	if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
2056c744b6f6SJean-Jacques Hiblot 	    (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
2057c744b6f6SJean-Jacques Hiblot 		has_parts = true;
2058c744b6f6SJean-Jacques Hiblot 	if (has_parts) {
2059c744b6f6SJean-Jacques Hiblot 		err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2060c744b6f6SJean-Jacques Hiblot 				 EXT_CSD_ERASE_GROUP_DEF, 1);
2061c744b6f6SJean-Jacques Hiblot 
2062c744b6f6SJean-Jacques Hiblot 		if (err)
2063f7d5dffcSJean-Jacques Hiblot 			goto error;
2064c744b6f6SJean-Jacques Hiblot 
2065c744b6f6SJean-Jacques Hiblot 		ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
2066c744b6f6SJean-Jacques Hiblot 	}
2067c744b6f6SJean-Jacques Hiblot 
2068c744b6f6SJean-Jacques Hiblot 	if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
2069e6fa5a54SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_WRITE)
2070c744b6f6SJean-Jacques Hiblot 		/* Read out group size from ext_csd */
2071c744b6f6SJean-Jacques Hiblot 		mmc->erase_grp_size =
2072c744b6f6SJean-Jacques Hiblot 			ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
2073e6fa5a54SJean-Jacques Hiblot #endif
2074c744b6f6SJean-Jacques Hiblot 		/*
2075c744b6f6SJean-Jacques Hiblot 		 * if high capacity and partition setting completed
2076c744b6f6SJean-Jacques Hiblot 		 * SEC_COUNT is valid even if it is smaller than 2 GiB
2077c744b6f6SJean-Jacques Hiblot 		 * JEDEC Standard JESD84-B45, 6.2.4
2078c744b6f6SJean-Jacques Hiblot 		 */
2079c744b6f6SJean-Jacques Hiblot 		if (mmc->high_capacity && part_completed) {
2080c744b6f6SJean-Jacques Hiblot 			capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
2081c744b6f6SJean-Jacques Hiblot 				(ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
2082c744b6f6SJean-Jacques Hiblot 				(ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
2083c744b6f6SJean-Jacques Hiblot 				(ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
2084c744b6f6SJean-Jacques Hiblot 			capacity *= MMC_MAX_BLOCK_LEN;
2085c744b6f6SJean-Jacques Hiblot 			mmc->capacity_user = capacity;
2086c744b6f6SJean-Jacques Hiblot 		}
2087e6fa5a54SJean-Jacques Hiblot 	}
2088e6fa5a54SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_WRITE)
2089e6fa5a54SJean-Jacques Hiblot 	else {
2090c744b6f6SJean-Jacques Hiblot 		/* Calculate the group size from the csd value. */
2091c744b6f6SJean-Jacques Hiblot 		int erase_gsz, erase_gmul;
2092c744b6f6SJean-Jacques Hiblot 
2093c744b6f6SJean-Jacques Hiblot 		erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
2094c744b6f6SJean-Jacques Hiblot 		erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
2095c744b6f6SJean-Jacques Hiblot 		mmc->erase_grp_size = (erase_gsz + 1)
2096c744b6f6SJean-Jacques Hiblot 			* (erase_gmul + 1);
2097c744b6f6SJean-Jacques Hiblot 	}
2098e6fa5a54SJean-Jacques Hiblot #endif
2099b7a6e2c9SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_HW_PARTITIONING)
2100c744b6f6SJean-Jacques Hiblot 	mmc->hc_wp_grp_size = 1024
2101c744b6f6SJean-Jacques Hiblot 		* ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
2102c744b6f6SJean-Jacques Hiblot 		* ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2103b7a6e2c9SJean-Jacques Hiblot #endif
2104c744b6f6SJean-Jacques Hiblot 
2105c744b6f6SJean-Jacques Hiblot 	mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
2106c744b6f6SJean-Jacques Hiblot 
2107c744b6f6SJean-Jacques Hiblot 	return 0;
2108f7d5dffcSJean-Jacques Hiblot error:
2109f7d5dffcSJean-Jacques Hiblot 	if (mmc->ext_csd) {
2110f7d5dffcSJean-Jacques Hiblot 		free(mmc->ext_csd);
2111f7d5dffcSJean-Jacques Hiblot 		mmc->ext_csd = NULL;
2112f7d5dffcSJean-Jacques Hiblot 	}
2113f7d5dffcSJean-Jacques Hiblot 	return err;
2114c744b6f6SJean-Jacques Hiblot }
2115c744b6f6SJean-Jacques Hiblot 
2116fdbb873eSKim Phillips static int mmc_startup(struct mmc *mmc)
2117272cc70bSAndy Fleming {
2118f866a46dSStephen Warren 	int err, i;
2119272cc70bSAndy Fleming 	uint mult, freq;
2120c744b6f6SJean-Jacques Hiblot 	u64 cmult, csize;
2121272cc70bSAndy Fleming 	struct mmc_cmd cmd;
2122c40fdca6SSimon Glass 	struct blk_desc *bdesc;
2123272cc70bSAndy Fleming 
2124d52ebf10SThomas Chou #ifdef CONFIG_MMC_SPI_CRC_ON
2125d52ebf10SThomas Chou 	if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
2126d52ebf10SThomas Chou 		cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
2127d52ebf10SThomas Chou 		cmd.resp_type = MMC_RSP_R1;
2128d52ebf10SThomas Chou 		cmd.cmdarg = 1;
2129d52ebf10SThomas Chou 		err = mmc_send_cmd(mmc, &cmd, NULL);
2130d52ebf10SThomas Chou 		if (err)
2131d52ebf10SThomas Chou 			return err;
2132d52ebf10SThomas Chou 	}
2133d52ebf10SThomas Chou #endif
2134d52ebf10SThomas Chou 
2135272cc70bSAndy Fleming 	/* Put the Card in Identify Mode */
2136d52ebf10SThomas Chou 	cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
2137d52ebf10SThomas Chou 		MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
2138272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_R2;
2139272cc70bSAndy Fleming 	cmd.cmdarg = 0;
2140272cc70bSAndy Fleming 
2141272cc70bSAndy Fleming 	err = mmc_send_cmd(mmc, &cmd, NULL);
2142272cc70bSAndy Fleming 
214383dc4227SKishon Vijay Abraham I #ifdef CONFIG_MMC_QUIRKS
214483dc4227SKishon Vijay Abraham I 	if (err && (mmc->quirks & MMC_QUIRK_RETRY_SEND_CID)) {
214583dc4227SKishon Vijay Abraham I 		int retries = 4;
214683dc4227SKishon Vijay Abraham I 		/*
214783dc4227SKishon Vijay Abraham I 		 * It has been seen that SEND_CID may fail on the first
214883dc4227SKishon Vijay Abraham I 		 * attempt, let's try a few more time
214983dc4227SKishon Vijay Abraham I 		 */
215083dc4227SKishon Vijay Abraham I 		do {
215183dc4227SKishon Vijay Abraham I 			err = mmc_send_cmd(mmc, &cmd, NULL);
215283dc4227SKishon Vijay Abraham I 			if (!err)
215383dc4227SKishon Vijay Abraham I 				break;
215483dc4227SKishon Vijay Abraham I 		} while (retries--);
215583dc4227SKishon Vijay Abraham I 	}
215683dc4227SKishon Vijay Abraham I #endif
215783dc4227SKishon Vijay Abraham I 
2158272cc70bSAndy Fleming 	if (err)
2159272cc70bSAndy Fleming 		return err;
2160272cc70bSAndy Fleming 
2161272cc70bSAndy Fleming 	memcpy(mmc->cid, cmd.response, 16);
2162272cc70bSAndy Fleming 
2163272cc70bSAndy Fleming 	/*
2164272cc70bSAndy Fleming 	 * For MMC cards, set the Relative Address.
2165272cc70bSAndy Fleming 	 * For SD cards, get the Relatvie Address.
2166272cc70bSAndy Fleming 	 * This also puts the cards into Standby State
2167272cc70bSAndy Fleming 	 */
2168d52ebf10SThomas Chou 	if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2169272cc70bSAndy Fleming 		cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
2170272cc70bSAndy Fleming 		cmd.cmdarg = mmc->rca << 16;
2171272cc70bSAndy Fleming 		cmd.resp_type = MMC_RSP_R6;
2172272cc70bSAndy Fleming 
2173272cc70bSAndy Fleming 		err = mmc_send_cmd(mmc, &cmd, NULL);
2174272cc70bSAndy Fleming 
2175272cc70bSAndy Fleming 		if (err)
2176272cc70bSAndy Fleming 			return err;
2177272cc70bSAndy Fleming 
2178272cc70bSAndy Fleming 		if (IS_SD(mmc))
2179998be3ddSRabin Vincent 			mmc->rca = (cmd.response[0] >> 16) & 0xffff;
2180d52ebf10SThomas Chou 	}
2181272cc70bSAndy Fleming 
2182272cc70bSAndy Fleming 	/* Get the Card-Specific Data */
2183272cc70bSAndy Fleming 	cmd.cmdidx = MMC_CMD_SEND_CSD;
2184272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_R2;
2185272cc70bSAndy Fleming 	cmd.cmdarg = mmc->rca << 16;
2186272cc70bSAndy Fleming 
2187272cc70bSAndy Fleming 	err = mmc_send_cmd(mmc, &cmd, NULL);
2188272cc70bSAndy Fleming 
2189272cc70bSAndy Fleming 	if (err)
2190272cc70bSAndy Fleming 		return err;
2191272cc70bSAndy Fleming 
2192998be3ddSRabin Vincent 	mmc->csd[0] = cmd.response[0];
2193998be3ddSRabin Vincent 	mmc->csd[1] = cmd.response[1];
2194998be3ddSRabin Vincent 	mmc->csd[2] = cmd.response[2];
2195998be3ddSRabin Vincent 	mmc->csd[3] = cmd.response[3];
2196272cc70bSAndy Fleming 
2197272cc70bSAndy Fleming 	if (mmc->version == MMC_VERSION_UNKNOWN) {
21980b453ffeSRabin Vincent 		int version = (cmd.response[0] >> 26) & 0xf;
2199272cc70bSAndy Fleming 
2200272cc70bSAndy Fleming 		switch (version) {
2201272cc70bSAndy Fleming 		case 0:
2202272cc70bSAndy Fleming 			mmc->version = MMC_VERSION_1_2;
2203272cc70bSAndy Fleming 			break;
2204272cc70bSAndy Fleming 		case 1:
2205272cc70bSAndy Fleming 			mmc->version = MMC_VERSION_1_4;
2206272cc70bSAndy Fleming 			break;
2207272cc70bSAndy Fleming 		case 2:
2208272cc70bSAndy Fleming 			mmc->version = MMC_VERSION_2_2;
2209272cc70bSAndy Fleming 			break;
2210272cc70bSAndy Fleming 		case 3:
2211272cc70bSAndy Fleming 			mmc->version = MMC_VERSION_3;
2212272cc70bSAndy Fleming 			break;
2213272cc70bSAndy Fleming 		case 4:
2214272cc70bSAndy Fleming 			mmc->version = MMC_VERSION_4;
2215272cc70bSAndy Fleming 			break;
2216272cc70bSAndy Fleming 		default:
2217272cc70bSAndy Fleming 			mmc->version = MMC_VERSION_1_2;
2218272cc70bSAndy Fleming 			break;
2219272cc70bSAndy Fleming 		}
2220272cc70bSAndy Fleming 	}
2221272cc70bSAndy Fleming 
2222272cc70bSAndy Fleming 	/* divide frequency by 10, since the mults are 10x bigger */
22230b453ffeSRabin Vincent 	freq = fbase[(cmd.response[0] & 0x7)];
22240b453ffeSRabin Vincent 	mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
2225272cc70bSAndy Fleming 
222635f9e196SJean-Jacques Hiblot 	mmc->legacy_speed = freq * mult;
222735f9e196SJean-Jacques Hiblot 	mmc_select_mode(mmc, MMC_LEGACY);
2228272cc70bSAndy Fleming 
2229ab71188cSMarkus Niebel 	mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
2230998be3ddSRabin Vincent 	mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
2231e6fa5a54SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_WRITE)
2232272cc70bSAndy Fleming 
2233272cc70bSAndy Fleming 	if (IS_SD(mmc))
2234272cc70bSAndy Fleming 		mmc->write_bl_len = mmc->read_bl_len;
2235272cc70bSAndy Fleming 	else
2236998be3ddSRabin Vincent 		mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
2237e6fa5a54SJean-Jacques Hiblot #endif
2238272cc70bSAndy Fleming 
2239272cc70bSAndy Fleming 	if (mmc->high_capacity) {
2240272cc70bSAndy Fleming 		csize = (mmc->csd[1] & 0x3f) << 16
2241272cc70bSAndy Fleming 			| (mmc->csd[2] & 0xffff0000) >> 16;
2242272cc70bSAndy Fleming 		cmult = 8;
2243272cc70bSAndy Fleming 	} else {
2244272cc70bSAndy Fleming 		csize = (mmc->csd[1] & 0x3ff) << 2
2245272cc70bSAndy Fleming 			| (mmc->csd[2] & 0xc0000000) >> 30;
2246272cc70bSAndy Fleming 		cmult = (mmc->csd[2] & 0x00038000) >> 15;
2247272cc70bSAndy Fleming 	}
2248272cc70bSAndy Fleming 
2249f866a46dSStephen Warren 	mmc->capacity_user = (csize + 1) << (cmult + 2);
2250f866a46dSStephen Warren 	mmc->capacity_user *= mmc->read_bl_len;
2251f866a46dSStephen Warren 	mmc->capacity_boot = 0;
2252f866a46dSStephen Warren 	mmc->capacity_rpmb = 0;
2253f866a46dSStephen Warren 	for (i = 0; i < 4; i++)
2254f866a46dSStephen Warren 		mmc->capacity_gp[i] = 0;
2255272cc70bSAndy Fleming 
22568bfa195eSSimon Glass 	if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
22578bfa195eSSimon Glass 		mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
2258272cc70bSAndy Fleming 
2259e6fa5a54SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_WRITE)
22608bfa195eSSimon Glass 	if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
22618bfa195eSSimon Glass 		mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
2262e6fa5a54SJean-Jacques Hiblot #endif
2263272cc70bSAndy Fleming 
2264ab71188cSMarkus Niebel 	if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
2265ab71188cSMarkus Niebel 		cmd.cmdidx = MMC_CMD_SET_DSR;
2266ab71188cSMarkus Niebel 		cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
2267ab71188cSMarkus Niebel 		cmd.resp_type = MMC_RSP_NONE;
2268ab71188cSMarkus Niebel 		if (mmc_send_cmd(mmc, &cmd, NULL))
2269d8e3d420SJean-Jacques Hiblot 			pr_warn("MMC: SET_DSR failed\n");
2270ab71188cSMarkus Niebel 	}
2271ab71188cSMarkus Niebel 
2272272cc70bSAndy Fleming 	/* Select the card, and put it into Transfer Mode */
2273d52ebf10SThomas Chou 	if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2274272cc70bSAndy Fleming 		cmd.cmdidx = MMC_CMD_SELECT_CARD;
2275fe8f7066SAjay Bhargav 		cmd.resp_type = MMC_RSP_R1;
2276272cc70bSAndy Fleming 		cmd.cmdarg = mmc->rca << 16;
2277272cc70bSAndy Fleming 		err = mmc_send_cmd(mmc, &cmd, NULL);
2278272cc70bSAndy Fleming 
2279272cc70bSAndy Fleming 		if (err)
2280272cc70bSAndy Fleming 			return err;
2281d52ebf10SThomas Chou 	}
2282272cc70bSAndy Fleming 
2283e6f99a56SLei Wen 	/*
2284e6f99a56SLei Wen 	 * For SD, its erase group is always one sector
2285e6f99a56SLei Wen 	 */
2286e6fa5a54SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_WRITE)
2287e6f99a56SLei Wen 	mmc->erase_grp_size = 1;
2288e6fa5a54SJean-Jacques Hiblot #endif
2289bc897b1dSLei Wen 	mmc->part_config = MMCPART_NOAVAILABLE;
2290c744b6f6SJean-Jacques Hiblot 
2291dfda9d88SJean-Jacques Hiblot 	err = mmc_startup_v4(mmc);
22929cf199ebSDiego Santa Cruz 	if (err)
22939cf199ebSDiego Santa Cruz 		return err;
2294f866a46dSStephen Warren 
2295c40fdca6SSimon Glass 	err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
2296f866a46dSStephen Warren 	if (err)
2297f866a46dSStephen Warren 		return err;
2298d23e2c09SSukumar Ghorai 
229901298da3SJean-Jacques Hiblot 	if (IS_SD(mmc)) {
230001298da3SJean-Jacques Hiblot 		err = sd_get_capabilities(mmc);
230101298da3SJean-Jacques Hiblot 		if (err)
230201298da3SJean-Jacques Hiblot 			return err;
230301298da3SJean-Jacques Hiblot 		err = sd_select_mode_and_width(mmc, mmc->card_caps);
230401298da3SJean-Jacques Hiblot 	} else {
230501298da3SJean-Jacques Hiblot 		err = mmc_get_capabilities(mmc);
230601298da3SJean-Jacques Hiblot 		if (err)
230701298da3SJean-Jacques Hiblot 			return err;
230801298da3SJean-Jacques Hiblot 		mmc_select_mode_and_width(mmc, mmc->card_caps);
230901298da3SJean-Jacques Hiblot 	}
2310272cc70bSAndy Fleming 
2311272cc70bSAndy Fleming 	if (err)
2312272cc70bSAndy Fleming 		return err;
2313272cc70bSAndy Fleming 
231401298da3SJean-Jacques Hiblot 	mmc->best_mode = mmc->selected_mode;
2315272cc70bSAndy Fleming 
23165af8f45cSAndrew Gabbasov 	/* Fix the block length for DDR mode */
23175af8f45cSAndrew Gabbasov 	if (mmc->ddr_mode) {
23185af8f45cSAndrew Gabbasov 		mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
2319e6fa5a54SJean-Jacques Hiblot #if CONFIG_IS_ENABLED(MMC_WRITE)
23205af8f45cSAndrew Gabbasov 		mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
2321e6fa5a54SJean-Jacques Hiblot #endif
23225af8f45cSAndrew Gabbasov 	}
23235af8f45cSAndrew Gabbasov 
2324272cc70bSAndy Fleming 	/* fill in device description */
2325c40fdca6SSimon Glass 	bdesc = mmc_get_blk_desc(mmc);
2326c40fdca6SSimon Glass 	bdesc->lun = 0;
2327c40fdca6SSimon Glass 	bdesc->hwpart = 0;
2328c40fdca6SSimon Glass 	bdesc->type = 0;
2329c40fdca6SSimon Glass 	bdesc->blksz = mmc->read_bl_len;
2330c40fdca6SSimon Glass 	bdesc->log2blksz = LOG2(bdesc->blksz);
2331c40fdca6SSimon Glass 	bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
2332fc011f64SSjoerd Simons #if !defined(CONFIG_SPL_BUILD) || \
2333fc011f64SSjoerd Simons 		(defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
2334fc011f64SSjoerd Simons 		!defined(CONFIG_USE_TINY_PRINTF))
2335c40fdca6SSimon Glass 	sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
2336babce5f6STaylor Hutt 		mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
2337babce5f6STaylor Hutt 		(mmc->cid[3] >> 16) & 0xffff);
2338c40fdca6SSimon Glass 	sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
23390b453ffeSRabin Vincent 		(mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
2340babce5f6STaylor Hutt 		(mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
2341babce5f6STaylor Hutt 		(mmc->cid[2] >> 24) & 0xff);
2342c40fdca6SSimon Glass 	sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
2343babce5f6STaylor Hutt 		(mmc->cid[2] >> 16) & 0xf);
234456196826SPaul Burton #else
2345c40fdca6SSimon Glass 	bdesc->vendor[0] = 0;
2346c40fdca6SSimon Glass 	bdesc->product[0] = 0;
2347c40fdca6SSimon Glass 	bdesc->revision[0] = 0;
234856196826SPaul Burton #endif
2349122efd43SMikhail Kshevetskiy #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT)
2350c40fdca6SSimon Glass 	part_init(bdesc);
2351122efd43SMikhail Kshevetskiy #endif
2352272cc70bSAndy Fleming 
2353272cc70bSAndy Fleming 	return 0;
2354272cc70bSAndy Fleming }
2355272cc70bSAndy Fleming 
2356fdbb873eSKim Phillips static int mmc_send_if_cond(struct mmc *mmc)
2357272cc70bSAndy Fleming {
2358272cc70bSAndy Fleming 	struct mmc_cmd cmd;
2359272cc70bSAndy Fleming 	int err;
2360272cc70bSAndy Fleming 
2361272cc70bSAndy Fleming 	cmd.cmdidx = SD_CMD_SEND_IF_COND;
2362272cc70bSAndy Fleming 	/* We set the bit if the host supports voltages between 2.7 and 3.6 V */
236393bfd616SPantelis Antoniou 	cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
2364272cc70bSAndy Fleming 	cmd.resp_type = MMC_RSP_R7;
2365272cc70bSAndy Fleming 
2366272cc70bSAndy Fleming 	err = mmc_send_cmd(mmc, &cmd, NULL);
2367272cc70bSAndy Fleming 
2368272cc70bSAndy Fleming 	if (err)
2369272cc70bSAndy Fleming 		return err;
2370272cc70bSAndy Fleming 
2371998be3ddSRabin Vincent 	if ((cmd.response[0] & 0xff) != 0xaa)
2372915ffa52SJaehoon Chung 		return -EOPNOTSUPP;
2373272cc70bSAndy Fleming 	else
2374272cc70bSAndy Fleming 		mmc->version = SD_VERSION_2;
2375272cc70bSAndy Fleming 
2376272cc70bSAndy Fleming 	return 0;
2377272cc70bSAndy Fleming }
2378272cc70bSAndy Fleming 
2379c4d660d4SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
238095de9ab2SPaul Kocialkowski /* board-specific MMC power initializations. */
238195de9ab2SPaul Kocialkowski __weak void board_mmc_power_init(void)
238295de9ab2SPaul Kocialkowski {
238395de9ab2SPaul Kocialkowski }
238405cbeb7cSSimon Glass #endif
238595de9ab2SPaul Kocialkowski 
23862051aefeSPeng Fan static int mmc_power_init(struct mmc *mmc)
23872051aefeSPeng Fan {
2388c4d660d4SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
238906ec045fSJean-Jacques Hiblot #if CONFIG_IS_ENABLED(DM_REGULATOR)
23902051aefeSPeng Fan 	int ret;
23912051aefeSPeng Fan 
23922051aefeSPeng Fan 	ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
239306ec045fSJean-Jacques Hiblot 					  &mmc->vmmc_supply);
239406ec045fSJean-Jacques Hiblot 	if (ret)
2395d4d64889SMasahiro Yamada 		pr_debug("%s: No vmmc supply\n", mmc->dev->name);
23962051aefeSPeng Fan 
239706ec045fSJean-Jacques Hiblot 	ret = device_get_supply_regulator(mmc->dev, "vqmmc-supply",
239806ec045fSJean-Jacques Hiblot 					  &mmc->vqmmc_supply);
239906ec045fSJean-Jacques Hiblot 	if (ret)
2400d4d64889SMasahiro Yamada 		pr_debug("%s: No vqmmc supply\n", mmc->dev->name);
24012051aefeSPeng Fan #endif
240205cbeb7cSSimon Glass #else /* !CONFIG_DM_MMC */
240305cbeb7cSSimon Glass 	/*
240405cbeb7cSSimon Glass 	 * Driver model should use a regulator, as above, rather than calling
240505cbeb7cSSimon Glass 	 * out to board code.
240605cbeb7cSSimon Glass 	 */
240705cbeb7cSSimon Glass 	board_mmc_power_init();
240805cbeb7cSSimon Glass #endif
24092051aefeSPeng Fan 	return 0;
24102051aefeSPeng Fan }
24112051aefeSPeng Fan 
2412fb7c3bebSKishon Vijay Abraham I /*
2413fb7c3bebSKishon Vijay Abraham I  * put the host in the initial state:
2414fb7c3bebSKishon Vijay Abraham I  * - turn on Vdd (card power supply)
2415fb7c3bebSKishon Vijay Abraham I  * - configure the bus width and clock to minimal values
2416fb7c3bebSKishon Vijay Abraham I  */
2417fb7c3bebSKishon Vijay Abraham I static void mmc_set_initial_state(struct mmc *mmc)
2418fb7c3bebSKishon Vijay Abraham I {
2419fb7c3bebSKishon Vijay Abraham I 	int err;
2420fb7c3bebSKishon Vijay Abraham I 
2421fb7c3bebSKishon Vijay Abraham I 	/* First try to set 3.3V. If it fails set to 1.8V */
2422fb7c3bebSKishon Vijay Abraham I 	err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_330);
2423fb7c3bebSKishon Vijay Abraham I 	if (err != 0)
2424fb7c3bebSKishon Vijay Abraham I 		err = mmc_set_signal_voltage(mmc, MMC_SIGNAL_VOLTAGE_180);
2425fb7c3bebSKishon Vijay Abraham I 	if (err != 0)
2426d8e3d420SJean-Jacques Hiblot 		pr_warn("mmc: failed to set signal voltage\n");
2427fb7c3bebSKishon Vijay Abraham I 
2428fb7c3bebSKishon Vijay Abraham I 	mmc_select_mode(mmc, MMC_LEGACY);
2429fb7c3bebSKishon Vijay Abraham I 	mmc_set_bus_width(mmc, 1);
243035f67820SKishon Vijay Abraham I 	mmc_set_clock(mmc, 0, false);
2431fb7c3bebSKishon Vijay Abraham I }
2432fb7c3bebSKishon Vijay Abraham I 
2433fb7c3bebSKishon Vijay Abraham I static int mmc_power_on(struct mmc *mmc)
2434fb7c3bebSKishon Vijay Abraham I {
2435fb7c3bebSKishon Vijay Abraham I #if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2436fb7c3bebSKishon Vijay Abraham I 	if (mmc->vmmc_supply) {
2437fb7c3bebSKishon Vijay Abraham I 		int ret = regulator_set_enable(mmc->vmmc_supply, true);
2438fb7c3bebSKishon Vijay Abraham I 
2439fb7c3bebSKishon Vijay Abraham I 		if (ret) {
2440fb7c3bebSKishon Vijay Abraham I 			puts("Error enabling VMMC supply\n");
2441fb7c3bebSKishon Vijay Abraham I 			return ret;
2442fb7c3bebSKishon Vijay Abraham I 		}
2443fb7c3bebSKishon Vijay Abraham I 	}
2444fb7c3bebSKishon Vijay Abraham I #endif
2445fb7c3bebSKishon Vijay Abraham I 	return 0;
2446fb7c3bebSKishon Vijay Abraham I }
2447fb7c3bebSKishon Vijay Abraham I 
2448fb7c3bebSKishon Vijay Abraham I static int mmc_power_off(struct mmc *mmc)
2449fb7c3bebSKishon Vijay Abraham I {
24509546eb92SJaehoon Chung 	mmc_set_clock(mmc, 0, true);
2451fb7c3bebSKishon Vijay Abraham I #if CONFIG_IS_ENABLED(DM_MMC) && CONFIG_IS_ENABLED(DM_REGULATOR)
2452fb7c3bebSKishon Vijay Abraham I 	if (mmc->vmmc_supply) {
2453fb7c3bebSKishon Vijay Abraham I 		int ret = regulator_set_enable(mmc->vmmc_supply, false);
2454fb7c3bebSKishon Vijay Abraham I 
2455fb7c3bebSKishon Vijay Abraham I 		if (ret) {
2456d4d64889SMasahiro Yamada 			pr_debug("Error disabling VMMC supply\n");
2457fb7c3bebSKishon Vijay Abraham I 			return ret;
2458fb7c3bebSKishon Vijay Abraham I 		}
2459fb7c3bebSKishon Vijay Abraham I 	}
2460fb7c3bebSKishon Vijay Abraham I #endif
2461fb7c3bebSKishon Vijay Abraham I 	return 0;
2462fb7c3bebSKishon Vijay Abraham I }
2463fb7c3bebSKishon Vijay Abraham I 
2464fb7c3bebSKishon Vijay Abraham I static int mmc_power_cycle(struct mmc *mmc)
2465fb7c3bebSKishon Vijay Abraham I {
2466fb7c3bebSKishon Vijay Abraham I 	int ret;
2467fb7c3bebSKishon Vijay Abraham I 
2468fb7c3bebSKishon Vijay Abraham I 	ret = mmc_power_off(mmc);
2469fb7c3bebSKishon Vijay Abraham I 	if (ret)
2470fb7c3bebSKishon Vijay Abraham I 		return ret;
2471fb7c3bebSKishon Vijay Abraham I 	/*
2472fb7c3bebSKishon Vijay Abraham I 	 * SD spec recommends at least 1ms of delay. Let's wait for 2ms
2473fb7c3bebSKishon Vijay Abraham I 	 * to be on the safer side.
2474fb7c3bebSKishon Vijay Abraham I 	 */
2475fb7c3bebSKishon Vijay Abraham I 	udelay(2000);
2476fb7c3bebSKishon Vijay Abraham I 	return mmc_power_on(mmc);
2477fb7c3bebSKishon Vijay Abraham I }
2478fb7c3bebSKishon Vijay Abraham I 
2479e9550449SChe-Liang Chiou int mmc_start_init(struct mmc *mmc)
2480272cc70bSAndy Fleming {
24818ca51e51SSimon Glass 	bool no_card;
2482c10b85d6SJean-Jacques Hiblot 	bool uhs_en = supports_uhs(mmc->cfg->host_caps);
2483afd5932bSMacpaul Lin 	int err;
2484272cc70bSAndy Fleming 
24851da8eb59SJean-Jacques Hiblot 	/*
24861da8eb59SJean-Jacques Hiblot 	 * all hosts are capable of 1 bit bus-width and able to use the legacy
24871da8eb59SJean-Jacques Hiblot 	 * timings.
24881da8eb59SJean-Jacques Hiblot 	 */
24891da8eb59SJean-Jacques Hiblot 	mmc->host_caps = mmc->cfg->host_caps | MMC_CAP(SD_LEGACY) |
24901da8eb59SJean-Jacques Hiblot 			 MMC_CAP(MMC_LEGACY) | MMC_MODE_1BIT;
249104a2ea24SJean-Jacques Hiblot 
24922f516e4aSJun Nie #if !defined(CONFIG_MMC_BROKEN_CD)
2493ab769f22SPantelis Antoniou 	/* we pretend there's no card when init is NULL */
24948ca51e51SSimon Glass 	no_card = mmc_getcd(mmc) == 0;
24952f516e4aSJun Nie #else
24962f516e4aSJun Nie 	no_card = 0;
24972f516e4aSJun Nie #endif
2498e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
24998ca51e51SSimon Glass 	no_card = no_card || (mmc->cfg->ops->init == NULL);
25008ca51e51SSimon Glass #endif
25018ca51e51SSimon Glass 	if (no_card) {
250248972d90SThierry Reding 		mmc->has_init = 0;
250356196826SPaul Burton #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
2504d4d64889SMasahiro Yamada 		pr_err("MMC: no card present\n");
250556196826SPaul Burton #endif
2506915ffa52SJaehoon Chung 		return -ENOMEDIUM;
250748972d90SThierry Reding 	}
250848972d90SThierry Reding 
2509bc897b1dSLei Wen 	if (mmc->has_init)
2510bc897b1dSLei Wen 		return 0;
2511bc897b1dSLei Wen 
25125a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
25135a8dbdc6SYangbo Lu 	mmc_adapter_card_type_ident();
25145a8dbdc6SYangbo Lu #endif
25152051aefeSPeng Fan 	err = mmc_power_init(mmc);
25162051aefeSPeng Fan 	if (err)
25172051aefeSPeng Fan 		return err;
251895de9ab2SPaul Kocialkowski 
251983dc4227SKishon Vijay Abraham I #ifdef CONFIG_MMC_QUIRKS
252083dc4227SKishon Vijay Abraham I 	mmc->quirks = MMC_QUIRK_RETRY_SET_BLOCKLEN |
252183dc4227SKishon Vijay Abraham I 		      MMC_QUIRK_RETRY_SEND_CID;
252283dc4227SKishon Vijay Abraham I #endif
252383dc4227SKishon Vijay Abraham I 
252404a2ea24SJean-Jacques Hiblot 	err = mmc_power_cycle(mmc);
252504a2ea24SJean-Jacques Hiblot 	if (err) {
252604a2ea24SJean-Jacques Hiblot 		/*
252704a2ea24SJean-Jacques Hiblot 		 * if power cycling is not supported, we should not try
252804a2ea24SJean-Jacques Hiblot 		 * to use the UHS modes, because we wouldn't be able to
252904a2ea24SJean-Jacques Hiblot 		 * recover from an error during the UHS initialization.
253004a2ea24SJean-Jacques Hiblot 		 */
2531d4d64889SMasahiro Yamada 		pr_debug("Unable to do a full power cycle. Disabling the UHS modes for safety\n");
253204a2ea24SJean-Jacques Hiblot 		uhs_en = false;
253304a2ea24SJean-Jacques Hiblot 		mmc->host_caps &= ~UHS_CAPS;
2534fb7c3bebSKishon Vijay Abraham I 		err = mmc_power_on(mmc);
253504a2ea24SJean-Jacques Hiblot 	}
2536fb7c3bebSKishon Vijay Abraham I 	if (err)
2537fb7c3bebSKishon Vijay Abraham I 		return err;
2538fb7c3bebSKishon Vijay Abraham I 
2539e7881d85SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
25408ca51e51SSimon Glass 	/* The device has already been probed ready for use */
25418ca51e51SSimon Glass #else
2542ab769f22SPantelis Antoniou 	/* made sure it's not NULL earlier */
254393bfd616SPantelis Antoniou 	err = mmc->cfg->ops->init(mmc);
2544272cc70bSAndy Fleming 	if (err)
2545272cc70bSAndy Fleming 		return err;
25468ca51e51SSimon Glass #endif
2547786e8f81SAndrew Gabbasov 	mmc->ddr_mode = 0;
2548aff5d3c8SKishon Vijay Abraham I 
2549c10b85d6SJean-Jacques Hiblot retry:
2550fb7c3bebSKishon Vijay Abraham I 	mmc_set_initial_state(mmc);
2551318a7a57SJean-Jacques Hiblot 	mmc_send_init_stream(mmc);
2552318a7a57SJean-Jacques Hiblot 
2553272cc70bSAndy Fleming 	/* Reset the Card */
2554272cc70bSAndy Fleming 	err = mmc_go_idle(mmc);
2555272cc70bSAndy Fleming 
2556272cc70bSAndy Fleming 	if (err)
2557272cc70bSAndy Fleming 		return err;
2558272cc70bSAndy Fleming 
2559bc897b1dSLei Wen 	/* The internal partition reset to user partition(0) at every CMD0*/
2560c40fdca6SSimon Glass 	mmc_get_blk_desc(mmc)->hwpart = 0;
2561bc897b1dSLei Wen 
2562272cc70bSAndy Fleming 	/* Test for SD version 2 */
2563272cc70bSAndy Fleming 	err = mmc_send_if_cond(mmc);
2564272cc70bSAndy Fleming 
2565272cc70bSAndy Fleming 	/* Now try to get the SD card's operating condition */
2566c10b85d6SJean-Jacques Hiblot 	err = sd_send_op_cond(mmc, uhs_en);
2567c10b85d6SJean-Jacques Hiblot 	if (err && uhs_en) {
2568c10b85d6SJean-Jacques Hiblot 		uhs_en = false;
2569c10b85d6SJean-Jacques Hiblot 		mmc_power_cycle(mmc);
2570c10b85d6SJean-Jacques Hiblot 		goto retry;
2571c10b85d6SJean-Jacques Hiblot 	}
2572272cc70bSAndy Fleming 
2573272cc70bSAndy Fleming 	/* If the command timed out, we check for an MMC card */
2574915ffa52SJaehoon Chung 	if (err == -ETIMEDOUT) {
2575272cc70bSAndy Fleming 		err = mmc_send_op_cond(mmc);
2576272cc70bSAndy Fleming 
2577bd47c135SAndrew Gabbasov 		if (err) {
257856196826SPaul Burton #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
2579d8e3d420SJean-Jacques Hiblot 			pr_err("Card did not respond to voltage select!\n");
258056196826SPaul Burton #endif
2581915ffa52SJaehoon Chung 			return -EOPNOTSUPP;
2582272cc70bSAndy Fleming 		}
2583272cc70bSAndy Fleming 	}
2584272cc70bSAndy Fleming 
2585bd47c135SAndrew Gabbasov 	if (!err)
2586e9550449SChe-Liang Chiou 		mmc->init_in_progress = 1;
2587e9550449SChe-Liang Chiou 
2588e9550449SChe-Liang Chiou 	return err;
2589e9550449SChe-Liang Chiou }
2590e9550449SChe-Liang Chiou 
2591e9550449SChe-Liang Chiou static int mmc_complete_init(struct mmc *mmc)
2592e9550449SChe-Liang Chiou {
2593e9550449SChe-Liang Chiou 	int err = 0;
2594e9550449SChe-Liang Chiou 
2595bd47c135SAndrew Gabbasov 	mmc->init_in_progress = 0;
2596e9550449SChe-Liang Chiou 	if (mmc->op_cond_pending)
2597e9550449SChe-Liang Chiou 		err = mmc_complete_op_cond(mmc);
2598e9550449SChe-Liang Chiou 
2599e9550449SChe-Liang Chiou 	if (!err)
2600bc897b1dSLei Wen 		err = mmc_startup(mmc);
2601bc897b1dSLei Wen 	if (err)
2602bc897b1dSLei Wen 		mmc->has_init = 0;
2603bc897b1dSLei Wen 	else
2604bc897b1dSLei Wen 		mmc->has_init = 1;
2605e9550449SChe-Liang Chiou 	return err;
2606e9550449SChe-Liang Chiou }
2607e9550449SChe-Liang Chiou 
2608e9550449SChe-Liang Chiou int mmc_init(struct mmc *mmc)
2609e9550449SChe-Liang Chiou {
2610bd47c135SAndrew Gabbasov 	int err = 0;
2611ce9eca94SMarek Vasut 	__maybe_unused unsigned start;
2612c4d660d4SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
261333fb211dSSimon Glass 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
2614e9550449SChe-Liang Chiou 
261533fb211dSSimon Glass 	upriv->mmc = mmc;
261633fb211dSSimon Glass #endif
2617e9550449SChe-Liang Chiou 	if (mmc->has_init)
2618e9550449SChe-Liang Chiou 		return 0;
2619d803fea5SMateusz Zalega 
2620d803fea5SMateusz Zalega 	start = get_timer(0);
2621d803fea5SMateusz Zalega 
2622e9550449SChe-Liang Chiou 	if (!mmc->init_in_progress)
2623e9550449SChe-Liang Chiou 		err = mmc_start_init(mmc);
2624e9550449SChe-Liang Chiou 
2625bd47c135SAndrew Gabbasov 	if (!err)
2626e9550449SChe-Liang Chiou 		err = mmc_complete_init(mmc);
2627919b4858SJagan Teki 	if (err)
2628d4d64889SMasahiro Yamada 		pr_info("%s: %d, time %lu\n", __func__, err, get_timer(start));
2629919b4858SJagan Teki 
2630bc897b1dSLei Wen 	return err;
2631272cc70bSAndy Fleming }
2632272cc70bSAndy Fleming 
2633ab71188cSMarkus Niebel int mmc_set_dsr(struct mmc *mmc, u16 val)
2634ab71188cSMarkus Niebel {
2635ab71188cSMarkus Niebel 	mmc->dsr = val;
2636ab71188cSMarkus Niebel 	return 0;
2637ab71188cSMarkus Niebel }
2638ab71188cSMarkus Niebel 
2639cee9ab7cSJeroen Hofstee /* CPU-specific MMC initializations */
2640cee9ab7cSJeroen Hofstee __weak int cpu_mmc_init(bd_t *bis)
2641272cc70bSAndy Fleming {
2642272cc70bSAndy Fleming 	return -1;
2643272cc70bSAndy Fleming }
2644272cc70bSAndy Fleming 
2645cee9ab7cSJeroen Hofstee /* board-specific MMC initializations. */
2646cee9ab7cSJeroen Hofstee __weak int board_mmc_init(bd_t *bis)
2647cee9ab7cSJeroen Hofstee {
2648cee9ab7cSJeroen Hofstee 	return -1;
2649cee9ab7cSJeroen Hofstee }
2650272cc70bSAndy Fleming 
2651e9550449SChe-Liang Chiou void mmc_set_preinit(struct mmc *mmc, int preinit)
2652e9550449SChe-Liang Chiou {
2653e9550449SChe-Liang Chiou 	mmc->preinit = preinit;
2654e9550449SChe-Liang Chiou }
2655e9550449SChe-Liang Chiou 
2656*8a856db2SFaiz Abbas #if CONFIG_IS_ENABLED(DM_MMC)
26578e3332e2SSjoerd Simons static int mmc_probe(bd_t *bis)
26588e3332e2SSjoerd Simons {
26594a1db6d8SSimon Glass 	int ret, i;
26608e3332e2SSjoerd Simons 	struct uclass *uc;
26614a1db6d8SSimon Glass 	struct udevice *dev;
26628e3332e2SSjoerd Simons 
26638e3332e2SSjoerd Simons 	ret = uclass_get(UCLASS_MMC, &uc);
26648e3332e2SSjoerd Simons 	if (ret)
26658e3332e2SSjoerd Simons 		return ret;
26668e3332e2SSjoerd Simons 
26674a1db6d8SSimon Glass 	/*
26684a1db6d8SSimon Glass 	 * Try to add them in sequence order. Really with driver model we
26694a1db6d8SSimon Glass 	 * should allow holes, but the current MMC list does not allow that.
26704a1db6d8SSimon Glass 	 * So if we request 0, 1, 3 we will get 0, 1, 2.
26714a1db6d8SSimon Glass 	 */
26724a1db6d8SSimon Glass 	for (i = 0; ; i++) {
26734a1db6d8SSimon Glass 		ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
26744a1db6d8SSimon Glass 		if (ret == -ENODEV)
26754a1db6d8SSimon Glass 			break;
26764a1db6d8SSimon Glass 	}
26774a1db6d8SSimon Glass 	uclass_foreach_dev(dev, uc) {
26784a1db6d8SSimon Glass 		ret = device_probe(dev);
26798e3332e2SSjoerd Simons 		if (ret)
2680d8e3d420SJean-Jacques Hiblot 			pr_err("%s - probe failed: %d\n", dev->name, ret);
26818e3332e2SSjoerd Simons 	}
26828e3332e2SSjoerd Simons 
26838e3332e2SSjoerd Simons 	return 0;
26848e3332e2SSjoerd Simons }
26858e3332e2SSjoerd Simons #else
26868e3332e2SSjoerd Simons static int mmc_probe(bd_t *bis)
26878e3332e2SSjoerd Simons {
26888e3332e2SSjoerd Simons 	if (board_mmc_init(bis) < 0)
26898e3332e2SSjoerd Simons 		cpu_mmc_init(bis);
26908e3332e2SSjoerd Simons 
26918e3332e2SSjoerd Simons 	return 0;
26928e3332e2SSjoerd Simons }
26938e3332e2SSjoerd Simons #endif
2694e9550449SChe-Liang Chiou 
2695272cc70bSAndy Fleming int mmc_initialize(bd_t *bis)
2696272cc70bSAndy Fleming {
26971b26bab1SDaniel Kochmański 	static int initialized = 0;
26988e3332e2SSjoerd Simons 	int ret;
26991b26bab1SDaniel Kochmański 	if (initialized)	/* Avoid initializing mmc multiple times */
27001b26bab1SDaniel Kochmański 		return 0;
27011b26bab1SDaniel Kochmański 	initialized = 1;
27021b26bab1SDaniel Kochmański 
2703c4d660d4SSimon Glass #if !CONFIG_IS_ENABLED(BLK)
2704b5b838f1SMarek Vasut #if !CONFIG_IS_ENABLED(MMC_TINY)
2705c40fdca6SSimon Glass 	mmc_list_init();
2706c40fdca6SSimon Glass #endif
2707b5b838f1SMarek Vasut #endif
27088e3332e2SSjoerd Simons 	ret = mmc_probe(bis);
27098e3332e2SSjoerd Simons 	if (ret)
27108e3332e2SSjoerd Simons 		return ret;
2711272cc70bSAndy Fleming 
2712bb0dc108SYing Zhang #ifndef CONFIG_SPL_BUILD
2713272cc70bSAndy Fleming 	print_mmc_devices(',');
2714bb0dc108SYing Zhang #endif
2715272cc70bSAndy Fleming 
2716c40fdca6SSimon Glass 	mmc_do_preinit();
2717272cc70bSAndy Fleming 	return 0;
2718272cc70bSAndy Fleming }
2719cd3d4880STomas Melin 
2720cd3d4880STomas Melin #ifdef CONFIG_CMD_BKOPS_ENABLE
2721cd3d4880STomas Melin int mmc_set_bkops_enable(struct mmc *mmc)
2722cd3d4880STomas Melin {
2723cd3d4880STomas Melin 	int err;
2724cd3d4880STomas Melin 	ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
2725cd3d4880STomas Melin 
2726cd3d4880STomas Melin 	err = mmc_send_ext_csd(mmc, ext_csd);
2727cd3d4880STomas Melin 	if (err) {
2728cd3d4880STomas Melin 		puts("Could not get ext_csd register values\n");
2729cd3d4880STomas Melin 		return err;
2730cd3d4880STomas Melin 	}
2731cd3d4880STomas Melin 
2732cd3d4880STomas Melin 	if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
2733cd3d4880STomas Melin 		puts("Background operations not supported on device\n");
2734cd3d4880STomas Melin 		return -EMEDIUMTYPE;
2735cd3d4880STomas Melin 	}
2736cd3d4880STomas Melin 
2737cd3d4880STomas Melin 	if (ext_csd[EXT_CSD_BKOPS_EN] & 0x1) {
2738cd3d4880STomas Melin 		puts("Background operations already enabled\n");
2739cd3d4880STomas Melin 		return 0;
2740cd3d4880STomas Melin 	}
2741cd3d4880STomas Melin 
2742cd3d4880STomas Melin 	err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN, 1);
2743cd3d4880STomas Melin 	if (err) {
2744cd3d4880STomas Melin 		puts("Failed to enable manual background operations\n");
2745cd3d4880STomas Melin 		return err;
2746cd3d4880STomas Melin 	}
2747cd3d4880STomas Melin 
2748cd3d4880STomas Melin 	puts("Enabled manual background operations\n");
2749cd3d4880STomas Melin 
2750cd3d4880STomas Melin 	return 0;
2751cd3d4880STomas Melin }
2752cd3d4880STomas Melin #endif
2753