xref: /openbmc/u-boot/drivers/mmc/fsl_esdhc.c (revision beff8e34)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
250586ef2SAndy Fleming /*
3d621da00SJerry Huang  * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
450586ef2SAndy Fleming  * Andy Fleming
550586ef2SAndy Fleming  *
650586ef2SAndy Fleming  * Based vaguely on the pxa mmc code:
750586ef2SAndy Fleming  * (C) Copyright 2003
850586ef2SAndy Fleming  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
950586ef2SAndy Fleming  */
1050586ef2SAndy Fleming 
1150586ef2SAndy Fleming #include <config.h>
1250586ef2SAndy Fleming #include <common.h>
1350586ef2SAndy Fleming #include <command.h>
143cb14503SPeng Fan #include <clk.h>
15915ffa52SJaehoon Chung #include <errno.h>
16b33433a6SAnton Vorontsov #include <hwconfig.h>
1750586ef2SAndy Fleming #include <mmc.h>
1850586ef2SAndy Fleming #include <part.h>
194483b7ebSPeng Fan #include <power/regulator.h>
2050586ef2SAndy Fleming #include <malloc.h>
2150586ef2SAndy Fleming #include <fsl_esdhc.h>
22b33433a6SAnton Vorontsov #include <fdt_support.h>
2350586ef2SAndy Fleming #include <asm/io.h>
2496f0407bSPeng Fan #include <dm.h>
2596f0407bSPeng Fan #include <asm-generic/gpio.h>
2651313b49SPeng Fan #include <dm/pinctrl.h>
2750586ef2SAndy Fleming 
2850586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR;
2950586ef2SAndy Fleming 
30a3d6e386SYe.Li #define SDHCI_IRQ_EN_BITS		(IRQSTATEN_CC | IRQSTATEN_TC | \
31a3d6e386SYe.Li 				IRQSTATEN_CINT | \
32a3d6e386SYe.Li 				IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
33a3d6e386SYe.Li 				IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
34a3d6e386SYe.Li 				IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
35a3d6e386SYe.Li 				IRQSTATEN_DINT)
3651313b49SPeng Fan #define MAX_TUNING_LOOP 40
37a3d6e386SYe.Li 
3850586ef2SAndy Fleming struct fsl_esdhc {
39511948b2SHaijun.Zhang 	uint    dsaddr;		/* SDMA system address register */
40511948b2SHaijun.Zhang 	uint    blkattr;	/* Block attributes register */
41511948b2SHaijun.Zhang 	uint    cmdarg;		/* Command argument register */
42511948b2SHaijun.Zhang 	uint    xfertyp;	/* Transfer type register */
43511948b2SHaijun.Zhang 	uint    cmdrsp0;	/* Command response 0 register */
44511948b2SHaijun.Zhang 	uint    cmdrsp1;	/* Command response 1 register */
45511948b2SHaijun.Zhang 	uint    cmdrsp2;	/* Command response 2 register */
46511948b2SHaijun.Zhang 	uint    cmdrsp3;	/* Command response 3 register */
47511948b2SHaijun.Zhang 	uint    datport;	/* Buffer data port register */
48511948b2SHaijun.Zhang 	uint    prsstat;	/* Present state register */
49511948b2SHaijun.Zhang 	uint    proctl;		/* Protocol control register */
50511948b2SHaijun.Zhang 	uint    sysctl;		/* System Control Register */
51511948b2SHaijun.Zhang 	uint    irqstat;	/* Interrupt status register */
52511948b2SHaijun.Zhang 	uint    irqstaten;	/* Interrupt status enable register */
53511948b2SHaijun.Zhang 	uint    irqsigen;	/* Interrupt signal enable register */
54511948b2SHaijun.Zhang 	uint    autoc12err;	/* Auto CMD error status register */
55511948b2SHaijun.Zhang 	uint    hostcapblt;	/* Host controller capabilities register */
56511948b2SHaijun.Zhang 	uint    wml;		/* Watermark level register */
57511948b2SHaijun.Zhang 	uint    mixctrl;	/* For USDHC */
58511948b2SHaijun.Zhang 	char    reserved1[4];	/* reserved */
59511948b2SHaijun.Zhang 	uint    fevt;		/* Force event register */
60511948b2SHaijun.Zhang 	uint    admaes;		/* ADMA error status register */
61511948b2SHaijun.Zhang 	uint    adsaddr;	/* ADMA system address register */
62f53225ccSPeng Fan 	char    reserved2[4];
63f53225ccSPeng Fan 	uint    dllctrl;
64f53225ccSPeng Fan 	uint    dllstat;
65f53225ccSPeng Fan 	uint    clktunectrlstatus;
6659d3782cSPeng Fan 	char    reserved3[4];
6759d3782cSPeng Fan 	uint	strobe_dllctrl;
6859d3782cSPeng Fan 	uint	strobe_dllstat;
6959d3782cSPeng Fan 	char    reserved4[72];
70f53225ccSPeng Fan 	uint    vendorspec;
71f53225ccSPeng Fan 	uint    mmcboot;
72f53225ccSPeng Fan 	uint    vendorspec2;
7359d3782cSPeng Fan 	uint    tuning_ctrl;	/* on i.MX6/7/8 */
7459d3782cSPeng Fan 	char	reserved5[44];
75511948b2SHaijun.Zhang 	uint    hostver;	/* Host controller version register */
76f022d36eSOtavio Salvador 	char    reserved6[4];	/* reserved */
7759d3782cSPeng Fan 	uint    dmaerraddr;	/* DMA error address register */
78f53225ccSPeng Fan 	char    reserved7[4];	/* reserved */
7959d3782cSPeng Fan 	uint    dmaerrattr;	/* DMA error attribute register */
8059d3782cSPeng Fan 	char    reserved8[4];	/* reserved */
81511948b2SHaijun.Zhang 	uint    hostcapblt2;	/* Host controller capabilities register 2 */
8259d3782cSPeng Fan 	char    reserved9[8];	/* reserved */
83511948b2SHaijun.Zhang 	uint    tcr;		/* Tuning control register */
8459d3782cSPeng Fan 	char    reserved10[28];	/* reserved */
85511948b2SHaijun.Zhang 	uint    sddirctl;	/* SD direction control register */
8659d3782cSPeng Fan 	char    reserved11[712];/* reserved */
87511948b2SHaijun.Zhang 	uint    scr;		/* eSDHC control register */
8850586ef2SAndy Fleming };
8950586ef2SAndy Fleming 
90e88e1d9cSSimon Glass struct fsl_esdhc_plat {
91e88e1d9cSSimon Glass 	struct mmc_config cfg;
92e88e1d9cSSimon Glass 	struct mmc mmc;
93e88e1d9cSSimon Glass };
94e88e1d9cSSimon Glass 
9551313b49SPeng Fan struct esdhc_soc_data {
9651313b49SPeng Fan 	u32 flags;
9751313b49SPeng Fan 	u32 caps;
9851313b49SPeng Fan };
9951313b49SPeng Fan 
10096f0407bSPeng Fan /**
10196f0407bSPeng Fan  * struct fsl_esdhc_priv
10296f0407bSPeng Fan  *
10396f0407bSPeng Fan  * @esdhc_regs: registers of the sdhc controller
10496f0407bSPeng Fan  * @sdhc_clk: Current clk of the sdhc controller
10596f0407bSPeng Fan  * @bus_width: bus width, 1bit, 4bit or 8bit
10696f0407bSPeng Fan  * @cfg: mmc config
10796f0407bSPeng Fan  * @mmc: mmc
10896f0407bSPeng Fan  * Following is used when Driver Model is enabled for MMC
10996f0407bSPeng Fan  * @dev: pointer for the device
11096f0407bSPeng Fan  * @non_removable: 0: removable; 1: non-removable
1111483151eSPeng Fan  * @wp_enable: 1: enable checking wp; 0: no check
11232a9179fSPeng Fan  * @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V
11351313b49SPeng Fan  * @flags: ESDHC_FLAG_xx in include/fsl_esdhc.h
11451313b49SPeng Fan  * @caps: controller capabilities
11551313b49SPeng Fan  * @tuning_step: tuning step setting in tuning_ctrl register
11651313b49SPeng Fan  * @start_tuning_tap: the start point for tuning in tuning_ctrl register
11751313b49SPeng Fan  * @strobe_dll_delay_target: settings in strobe_dllctrl
11851313b49SPeng Fan  * @signal_voltage: indicating the current voltage
11996f0407bSPeng Fan  * @cd_gpio: gpio for card detection
1201483151eSPeng Fan  * @wp_gpio: gpio for write protection
12196f0407bSPeng Fan  */
12296f0407bSPeng Fan struct fsl_esdhc_priv {
12396f0407bSPeng Fan 	struct fsl_esdhc *esdhc_regs;
12496f0407bSPeng Fan 	unsigned int sdhc_clk;
1253cb14503SPeng Fan 	struct clk per_clk;
12651313b49SPeng Fan 	unsigned int clock;
12751313b49SPeng Fan 	unsigned int mode;
12896f0407bSPeng Fan 	unsigned int bus_width;
129653282b5SSimon Glass #if !CONFIG_IS_ENABLED(BLK)
13096f0407bSPeng Fan 	struct mmc *mmc;
131653282b5SSimon Glass #endif
13296f0407bSPeng Fan 	struct udevice *dev;
13396f0407bSPeng Fan 	int non_removable;
1341483151eSPeng Fan 	int wp_enable;
13532a9179fSPeng Fan 	int vs18_enable;
13651313b49SPeng Fan 	u32 flags;
13751313b49SPeng Fan 	u32 caps;
13851313b49SPeng Fan 	u32 tuning_step;
13951313b49SPeng Fan 	u32 tuning_start_tap;
14051313b49SPeng Fan 	u32 strobe_dll_delay_target;
14151313b49SPeng Fan 	u32 signal_voltage;
14251313b49SPeng Fan #if IS_ENABLED(CONFIG_DM_REGULATOR)
14351313b49SPeng Fan 	struct udevice *vqmmc_dev;
14451313b49SPeng Fan 	struct udevice *vmmc_dev;
14551313b49SPeng Fan #endif
146fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
14796f0407bSPeng Fan 	struct gpio_desc cd_gpio;
1481483151eSPeng Fan 	struct gpio_desc wp_gpio;
149fc8048a8SYangbo Lu #endif
15096f0407bSPeng Fan };
15196f0407bSPeng Fan 
15250586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */
esdhc_xfertyp(struct mmc_cmd * cmd,struct mmc_data * data)153eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
15450586ef2SAndy Fleming {
15550586ef2SAndy Fleming 	uint xfertyp = 0;
15650586ef2SAndy Fleming 
15750586ef2SAndy Fleming 	if (data) {
15877c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DPSEL;
15977c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
16077c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DMAEN;
16177c1458dSDipen Dudhat #endif
16250586ef2SAndy Fleming 		if (data->blocks > 1) {
16350586ef2SAndy Fleming 			xfertyp |= XFERTYP_MSBSEL;
16450586ef2SAndy Fleming 			xfertyp |= XFERTYP_BCEN;
165d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
166d621da00SJerry Huang 			xfertyp |= XFERTYP_AC12EN;
167d621da00SJerry Huang #endif
16850586ef2SAndy Fleming 		}
16950586ef2SAndy Fleming 
17050586ef2SAndy Fleming 		if (data->flags & MMC_DATA_READ)
17150586ef2SAndy Fleming 			xfertyp |= XFERTYP_DTDSEL;
17250586ef2SAndy Fleming 	}
17350586ef2SAndy Fleming 
17450586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_CRC)
17550586ef2SAndy Fleming 		xfertyp |= XFERTYP_CCCEN;
17650586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_OPCODE)
17750586ef2SAndy Fleming 		xfertyp |= XFERTYP_CICEN;
17850586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136)
17950586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_136;
18050586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_BUSY)
18150586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
18250586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_PRESENT)
18350586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48;
18450586ef2SAndy Fleming 
1854571de33SJason Liu 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
1864571de33SJason Liu 		xfertyp |= XFERTYP_CMDTYP_ABORT;
18725503443SYangbo Lu 
18850586ef2SAndy Fleming 	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
18950586ef2SAndy Fleming }
19050586ef2SAndy Fleming 
19177c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
19277c1458dSDipen Dudhat /*
19377c1458dSDipen Dudhat  * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
19477c1458dSDipen Dudhat  */
esdhc_pio_read_write(struct fsl_esdhc_priv * priv,struct mmc_data * data)19509b465fdSSimon Glass static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
19609b465fdSSimon Glass 				 struct mmc_data *data)
19777c1458dSDipen Dudhat {
19896f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
19977c1458dSDipen Dudhat 	uint blocks;
20077c1458dSDipen Dudhat 	char *buffer;
20177c1458dSDipen Dudhat 	uint databuf;
20277c1458dSDipen Dudhat 	uint size;
20377c1458dSDipen Dudhat 	uint irqstat;
204bcfb3653SBenoît Thébaudeau 	ulong start;
20577c1458dSDipen Dudhat 
20677c1458dSDipen Dudhat 	if (data->flags & MMC_DATA_READ) {
20777c1458dSDipen Dudhat 		blocks = data->blocks;
20877c1458dSDipen Dudhat 		buffer = data->dest;
20977c1458dSDipen Dudhat 		while (blocks) {
210bcfb3653SBenoît Thébaudeau 			start = get_timer(0);
21177c1458dSDipen Dudhat 			size = data->blocksize;
21277c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
213bcfb3653SBenoît Thébaudeau 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)) {
214bcfb3653SBenoît Thébaudeau 				if (get_timer(start) > PIO_TIMEOUT) {
21577c1458dSDipen Dudhat 					printf("\nData Read Failed in PIO Mode.");
2167b43db92SWolfgang Denk 					return;
21777c1458dSDipen Dudhat 				}
218bcfb3653SBenoît Thébaudeau 			}
21977c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
22077c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
22177c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
22277c1458dSDipen Dudhat 				databuf = in_le32(&regs->datport);
22377c1458dSDipen Dudhat 				*((uint *)buffer) = databuf;
22477c1458dSDipen Dudhat 				buffer += 4;
22577c1458dSDipen Dudhat 				size -= 4;
22677c1458dSDipen Dudhat 			}
22777c1458dSDipen Dudhat 			blocks--;
22877c1458dSDipen Dudhat 		}
22977c1458dSDipen Dudhat 	} else {
23077c1458dSDipen Dudhat 		blocks = data->blocks;
2317b43db92SWolfgang Denk 		buffer = (char *)data->src;
23277c1458dSDipen Dudhat 		while (blocks) {
233bcfb3653SBenoît Thébaudeau 			start = get_timer(0);
23477c1458dSDipen Dudhat 			size = data->blocksize;
23577c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
236bcfb3653SBenoît Thébaudeau 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)) {
237bcfb3653SBenoît Thébaudeau 				if (get_timer(start) > PIO_TIMEOUT) {
23877c1458dSDipen Dudhat 					printf("\nData Write Failed in PIO Mode.");
2397b43db92SWolfgang Denk 					return;
24077c1458dSDipen Dudhat 				}
241bcfb3653SBenoît Thébaudeau 			}
24277c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
24377c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
24477c1458dSDipen Dudhat 				databuf = *((uint *)buffer);
24577c1458dSDipen Dudhat 				buffer += 4;
24677c1458dSDipen Dudhat 				size -= 4;
24777c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
24877c1458dSDipen Dudhat 				out_le32(&regs->datport, databuf);
24977c1458dSDipen Dudhat 			}
25077c1458dSDipen Dudhat 			blocks--;
25177c1458dSDipen Dudhat 		}
25277c1458dSDipen Dudhat 	}
25377c1458dSDipen Dudhat }
25477c1458dSDipen Dudhat #endif
25577c1458dSDipen Dudhat 
esdhc_setup_data(struct fsl_esdhc_priv * priv,struct mmc * mmc,struct mmc_data * data)25609b465fdSSimon Glass static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
25709b465fdSSimon Glass 			    struct mmc_data *data)
25850586ef2SAndy Fleming {
25950586ef2SAndy Fleming 	int timeout;
26096f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
261eec2d437SPeng Fan #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
262cd357ad1SPeng Fan 	defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
2638b06460eSYangbo Lu 	dma_addr_t addr;
2648b06460eSYangbo Lu #endif
2657b43db92SWolfgang Denk 	uint wml_value;
26650586ef2SAndy Fleming 
26750586ef2SAndy Fleming 	wml_value = data->blocksize/4;
26850586ef2SAndy Fleming 
26950586ef2SAndy Fleming 	if (data->flags & MMC_DATA_READ) {
27032c8cfb2SPriyanka Jain 		if (wml_value > WML_RD_WML_MAX)
27132c8cfb2SPriyanka Jain 			wml_value = WML_RD_WML_MAX_VAL;
27250586ef2SAndy Fleming 
273ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
27471689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
275eec2d437SPeng Fan #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
276cd357ad1SPeng Fan 	defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
2778b06460eSYangbo Lu 		addr = virt_to_phys((void *)(data->dest));
2788b06460eSYangbo Lu 		if (upper_32_bits(addr))
2798b06460eSYangbo Lu 			printf("Error found for upper 32 bits\n");
2808b06460eSYangbo Lu 		else
2818b06460eSYangbo Lu 			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
2828b06460eSYangbo Lu #else
283c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
28471689776SYe.Li #endif
2858b06460eSYangbo Lu #endif
28650586ef2SAndy Fleming 	} else {
28771689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
288e576bd90SEric Nelson 		flush_dcache_range((ulong)data->src,
289e576bd90SEric Nelson 				   (ulong)data->src+data->blocks
290e576bd90SEric Nelson 					 *data->blocksize);
29171689776SYe.Li #endif
29232c8cfb2SPriyanka Jain 		if (wml_value > WML_WR_WML_MAX)
29332c8cfb2SPriyanka Jain 			wml_value = WML_WR_WML_MAX_VAL;
2941483151eSPeng Fan 		if (priv->wp_enable) {
2951483151eSPeng Fan 			if ((esdhc_read32(&regs->prsstat) &
2961483151eSPeng Fan 			    PRSSTAT_WPSPL) == 0) {
29750586ef2SAndy Fleming 				printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
298915ffa52SJaehoon Chung 				return -ETIMEDOUT;
29950586ef2SAndy Fleming 			}
3001483151eSPeng Fan 		}
301ab467c51SRoy Zang 
302ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
303ab467c51SRoy Zang 					wml_value << 16);
30471689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
305eec2d437SPeng Fan #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
306cd357ad1SPeng Fan 	defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
3078b06460eSYangbo Lu 		addr = virt_to_phys((void *)(data->src));
3088b06460eSYangbo Lu 		if (upper_32_bits(addr))
3098b06460eSYangbo Lu 			printf("Error found for upper 32 bits\n");
3108b06460eSYangbo Lu 		else
3118b06460eSYangbo Lu 			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
3128b06460eSYangbo Lu #else
313c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->src);
31471689776SYe.Li #endif
3158b06460eSYangbo Lu #endif
31650586ef2SAndy Fleming 	}
31750586ef2SAndy Fleming 
318c67bee14SStefano Babic 	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
31950586ef2SAndy Fleming 
32050586ef2SAndy Fleming 	/* Calculate the timeout period for data transactions */
321b71ea336SPriyanka Jain 	/*
322b71ea336SPriyanka Jain 	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
323b71ea336SPriyanka Jain 	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
324b71ea336SPriyanka Jain 	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
325b71ea336SPriyanka Jain 	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
326fb823981SAndrew Gabbasov 	 *		= (mmc->clock * 1/4) SD Clock cycles
327b71ea336SPriyanka Jain 	 * As 1) >=  2)
328fb823981SAndrew Gabbasov 	 * => (2^(timeout+13)) >= mmc->clock * 1/4
329b71ea336SPriyanka Jain 	 * Taking log2 both the sides
330fb823981SAndrew Gabbasov 	 * => timeout + 13 >= log2(mmc->clock/4)
331b71ea336SPriyanka Jain 	 * Rounding up to next power of 2
332fb823981SAndrew Gabbasov 	 * => timeout + 13 = log2(mmc->clock/4) + 1
333fb823981SAndrew Gabbasov 	 * => timeout + 13 = fls(mmc->clock/4)
334e978a31bSYangbo Lu 	 *
335e978a31bSYangbo Lu 	 * However, the MMC spec "It is strongly recommended for hosts to
336e978a31bSYangbo Lu 	 * implement more than 500ms timeout value even if the card
337e978a31bSYangbo Lu 	 * indicates the 250ms maximum busy length."  Even the previous
338e978a31bSYangbo Lu 	 * value of 300ms is known to be insufficient for some cards.
339e978a31bSYangbo Lu 	 * So, we use
340e978a31bSYangbo Lu 	 * => timeout + 13 = fls(mmc->clock/2)
341b71ea336SPriyanka Jain 	 */
342e978a31bSYangbo Lu 	timeout = fls(mmc->clock/2);
34350586ef2SAndy Fleming 	timeout -= 13;
34450586ef2SAndy Fleming 
34550586ef2SAndy Fleming 	if (timeout > 14)
34650586ef2SAndy Fleming 		timeout = 14;
34750586ef2SAndy Fleming 
34850586ef2SAndy Fleming 	if (timeout < 0)
34950586ef2SAndy Fleming 		timeout = 0;
35050586ef2SAndy Fleming 
3515103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
3525103a03aSKumar Gala 	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
3535103a03aSKumar Gala 		timeout++;
3545103a03aSKumar Gala #endif
3555103a03aSKumar Gala 
3561336e2d3SHaijun.Zhang #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
3571336e2d3SHaijun.Zhang 	timeout = 0xE;
3581336e2d3SHaijun.Zhang #endif
359c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
36050586ef2SAndy Fleming 
36150586ef2SAndy Fleming 	return 0;
36250586ef2SAndy Fleming }
36350586ef2SAndy Fleming 
check_and_invalidate_dcache_range(struct mmc_cmd * cmd,struct mmc_data * data)364e576bd90SEric Nelson static void check_and_invalidate_dcache_range
365e576bd90SEric Nelson 	(struct mmc_cmd *cmd,
366e576bd90SEric Nelson 	 struct mmc_data *data) {
3678b06460eSYangbo Lu 	unsigned start = 0;
368cc634e28SYangbo Lu 	unsigned end = 0;
369e576bd90SEric Nelson 	unsigned size = roundup(ARCH_DMA_MINALIGN,
370e576bd90SEric Nelson 				data->blocks*data->blocksize);
371eec2d437SPeng Fan #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) || \
372cd357ad1SPeng Fan 	defined(CONFIG_IMX8) || defined(CONFIG_IMX8M)
3738b06460eSYangbo Lu 	dma_addr_t addr;
3748b06460eSYangbo Lu 
3758b06460eSYangbo Lu 	addr = virt_to_phys((void *)(data->dest));
3768b06460eSYangbo Lu 	if (upper_32_bits(addr))
3778b06460eSYangbo Lu 		printf("Error found for upper 32 bits\n");
3788b06460eSYangbo Lu 	else
3798b06460eSYangbo Lu 		start = lower_32_bits(addr);
380cc634e28SYangbo Lu #else
381cc634e28SYangbo Lu 	start = (unsigned)data->dest;
3828b06460eSYangbo Lu #endif
383cc634e28SYangbo Lu 	end = start + size;
384e576bd90SEric Nelson 	invalidate_dcache_range(start, end);
385e576bd90SEric Nelson }
38610dc7771STom Rini 
3871f15cb8fSAngelo Dureghello #ifdef CONFIG_MCF5441x
3881f15cb8fSAngelo Dureghello /*
3891f15cb8fSAngelo Dureghello  * Swaps 32-bit words to little-endian byte order.
3901f15cb8fSAngelo Dureghello  */
sd_swap_dma_buff(struct mmc_data * data)3911f15cb8fSAngelo Dureghello static inline void sd_swap_dma_buff(struct mmc_data *data)
3921f15cb8fSAngelo Dureghello {
3931f15cb8fSAngelo Dureghello 	int i, size = data->blocksize >> 2;
3941f15cb8fSAngelo Dureghello 	u32 *buffer = (u32 *)data->dest;
3951f15cb8fSAngelo Dureghello 	u32 sw;
3961f15cb8fSAngelo Dureghello 
3971f15cb8fSAngelo Dureghello 	while (data->blocks--) {
3981f15cb8fSAngelo Dureghello 		for (i = 0; i < size; i++) {
3991f15cb8fSAngelo Dureghello 			sw = __sw32(*buffer);
4001f15cb8fSAngelo Dureghello 			*buffer++ = sw;
4011f15cb8fSAngelo Dureghello 		}
4021f15cb8fSAngelo Dureghello 	}
4031f15cb8fSAngelo Dureghello }
4041f15cb8fSAngelo Dureghello #endif
4051f15cb8fSAngelo Dureghello 
40650586ef2SAndy Fleming /*
40750586ef2SAndy Fleming  * Sends a command out on the bus.  Takes the mmc pointer,
40850586ef2SAndy Fleming  * a command pointer, and an optional data pointer.
40950586ef2SAndy Fleming  */
esdhc_send_cmd_common(struct fsl_esdhc_priv * priv,struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)4109586aa6eSSimon Glass static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
4119586aa6eSSimon Glass 				 struct mmc_cmd *cmd, struct mmc_data *data)
41250586ef2SAndy Fleming {
4138a573022SAndrew Gabbasov 	int	err = 0;
41450586ef2SAndy Fleming 	uint	xfertyp;
41550586ef2SAndy Fleming 	uint	irqstat;
41651313b49SPeng Fan 	u32	flags = IRQSTAT_CC | IRQSTAT_CTOE;
41796f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
41829c2edb4SFabio Estevam 	unsigned long start;
41950586ef2SAndy Fleming 
420d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
421d621da00SJerry Huang 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
422d621da00SJerry Huang 		return 0;
423d621da00SJerry Huang #endif
424d621da00SJerry Huang 
425c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
42650586ef2SAndy Fleming 
42750586ef2SAndy Fleming 	sync();
42850586ef2SAndy Fleming 
42950586ef2SAndy Fleming 	/* Wait for the bus to be idle */
430c67bee14SStefano Babic 	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
431c67bee14SStefano Babic 			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
432c67bee14SStefano Babic 		;
43350586ef2SAndy Fleming 
434c67bee14SStefano Babic 	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
435c67bee14SStefano Babic 		;
43650586ef2SAndy Fleming 
43750586ef2SAndy Fleming 	/* Wait at least 8 SD clock cycles before the next command */
43850586ef2SAndy Fleming 	/*
43950586ef2SAndy Fleming 	 * Note: This is way more than 8 cycles, but 1ms seems to
44050586ef2SAndy Fleming 	 * resolve timing issues with some cards
44150586ef2SAndy Fleming 	 */
44250586ef2SAndy Fleming 	udelay(1000);
44350586ef2SAndy Fleming 
44450586ef2SAndy Fleming 	/* Set up for a data transfer if we have one */
44550586ef2SAndy Fleming 	if (data) {
44609b465fdSSimon Glass 		err = esdhc_setup_data(priv, mmc, data);
44750586ef2SAndy Fleming 		if(err)
44850586ef2SAndy Fleming 			return err;
4494683b220SPeng Fan 
4504683b220SPeng Fan 		if (data->flags & MMC_DATA_READ)
4514683b220SPeng Fan 			check_and_invalidate_dcache_range(cmd, data);
45250586ef2SAndy Fleming 	}
45350586ef2SAndy Fleming 
45450586ef2SAndy Fleming 	/* Figure out the transfer arguments */
45550586ef2SAndy Fleming 	xfertyp = esdhc_xfertyp(cmd, data);
45650586ef2SAndy Fleming 
45701b77353SAndrew Gabbasov 	/* Mask all irqs */
45801b77353SAndrew Gabbasov 	esdhc_write32(&regs->irqsigen, 0);
45901b77353SAndrew Gabbasov 
46050586ef2SAndy Fleming 	/* Send the command */
461c67bee14SStefano Babic 	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
4624692708dSJason Liu #if defined(CONFIG_FSL_USDHC)
4634692708dSJason Liu 	esdhc_write32(&regs->mixctrl,
4640e1bf614SVolodymyr Riazantsev 	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
4650e1bf614SVolodymyr Riazantsev 			| (mmc->ddr_mode ? XFERTYP_DDREN : 0));
4664692708dSJason Liu 	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
4674692708dSJason Liu #else
468c67bee14SStefano Babic 	esdhc_write32(&regs->xfertyp, xfertyp);
4694692708dSJason Liu #endif
4707a5b8029SDirk Behme 
47151313b49SPeng Fan 	if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
47251313b49SPeng Fan 	    (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200))
47351313b49SPeng Fan 		flags = IRQSTAT_BRR;
47451313b49SPeng Fan 
47550586ef2SAndy Fleming 	/* Wait for the command to complete */
47629c2edb4SFabio Estevam 	start = get_timer(0);
47729c2edb4SFabio Estevam 	while (!(esdhc_read32(&regs->irqstat) & flags)) {
47829c2edb4SFabio Estevam 		if (get_timer(start) > 1000) {
47929c2edb4SFabio Estevam 			err = -ETIMEDOUT;
48029c2edb4SFabio Estevam 			goto out;
48129c2edb4SFabio Estevam 		}
48229c2edb4SFabio Estevam 	}
48350586ef2SAndy Fleming 
484c67bee14SStefano Babic 	irqstat = esdhc_read32(&regs->irqstat);
48550586ef2SAndy Fleming 
4868a573022SAndrew Gabbasov 	if (irqstat & CMD_ERR) {
487915ffa52SJaehoon Chung 		err = -ECOMM;
4888a573022SAndrew Gabbasov 		goto out;
4897a5b8029SDirk Behme 	}
4907a5b8029SDirk Behme 
4918a573022SAndrew Gabbasov 	if (irqstat & IRQSTAT_CTOE) {
492915ffa52SJaehoon Chung 		err = -ETIMEDOUT;
4938a573022SAndrew Gabbasov 		goto out;
4948a573022SAndrew Gabbasov 	}
49550586ef2SAndy Fleming 
496f022d36eSOtavio Salvador 	/* Switch voltage to 1.8V if CMD11 succeeded */
497f022d36eSOtavio Salvador 	if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
498f022d36eSOtavio Salvador 		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
499f022d36eSOtavio Salvador 
500f022d36eSOtavio Salvador 		printf("Run CMD11 1.8V switch\n");
501f022d36eSOtavio Salvador 		/* Sleep for 5 ms - max time for card to switch to 1.8V */
502f022d36eSOtavio Salvador 		udelay(5000);
503f022d36eSOtavio Salvador 	}
504f022d36eSOtavio Salvador 
5057a5b8029SDirk Behme 	/* Workaround for ESDHC errata ENGcm03648 */
5067a5b8029SDirk Behme 	if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
507253d5bddSYangbo Lu 		int timeout = 6000;
5087a5b8029SDirk Behme 
509253d5bddSYangbo Lu 		/* Poll on DATA0 line for cmd with busy signal for 600 ms */
5107a5b8029SDirk Behme 		while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
5117a5b8029SDirk Behme 					PRSSTAT_DAT0)) {
5127a5b8029SDirk Behme 			udelay(100);
5137a5b8029SDirk Behme 			timeout--;
5147a5b8029SDirk Behme 		}
5157a5b8029SDirk Behme 
5167a5b8029SDirk Behme 		if (timeout <= 0) {
5177a5b8029SDirk Behme 			printf("Timeout waiting for DAT0 to go high!\n");
518915ffa52SJaehoon Chung 			err = -ETIMEDOUT;
5198a573022SAndrew Gabbasov 			goto out;
5207a5b8029SDirk Behme 		}
5217a5b8029SDirk Behme 	}
5227a5b8029SDirk Behme 
52350586ef2SAndy Fleming 	/* Copy the response to the response buffer */
52450586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136) {
52550586ef2SAndy Fleming 		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
52650586ef2SAndy Fleming 
527c67bee14SStefano Babic 		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
528c67bee14SStefano Babic 		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
529c67bee14SStefano Babic 		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
530c67bee14SStefano Babic 		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
531998be3ddSRabin Vincent 		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
532998be3ddSRabin Vincent 		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
533998be3ddSRabin Vincent 		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
534998be3ddSRabin Vincent 		cmd->response[3] = (cmdrsp0 << 8);
53550586ef2SAndy Fleming 	} else
536c67bee14SStefano Babic 		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
53750586ef2SAndy Fleming 
53850586ef2SAndy Fleming 	/* Wait until all of the blocks are transferred */
53950586ef2SAndy Fleming 	if (data) {
54077c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
54109b465fdSSimon Glass 		esdhc_pio_read_write(priv, data);
54277c1458dSDipen Dudhat #else
54351313b49SPeng Fan 		flags = DATA_COMPLETE;
54451313b49SPeng Fan 		if ((cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK) ||
54551313b49SPeng Fan 		    (cmd->cmdidx == MMC_CMD_SEND_TUNING_BLOCK_HS200)) {
54651313b49SPeng Fan 			flags = IRQSTAT_BRR;
54751313b49SPeng Fan 		}
54851313b49SPeng Fan 
54950586ef2SAndy Fleming 		do {
550c67bee14SStefano Babic 			irqstat = esdhc_read32(&regs->irqstat);
55150586ef2SAndy Fleming 
5528a573022SAndrew Gabbasov 			if (irqstat & IRQSTAT_DTOE) {
553915ffa52SJaehoon Chung 				err = -ETIMEDOUT;
5548a573022SAndrew Gabbasov 				goto out;
5558a573022SAndrew Gabbasov 			}
55663fb5a7eSFrans Meulenbroeks 
5578a573022SAndrew Gabbasov 			if (irqstat & DATA_ERR) {
558915ffa52SJaehoon Chung 				err = -ECOMM;
5598a573022SAndrew Gabbasov 				goto out;
5608a573022SAndrew Gabbasov 			}
56151313b49SPeng Fan 		} while ((irqstat & flags) != flags);
56271689776SYe.Li 
5634683b220SPeng Fan 		/*
5644683b220SPeng Fan 		 * Need invalidate the dcache here again to avoid any
5654683b220SPeng Fan 		 * cache-fill during the DMA operations such as the
5664683b220SPeng Fan 		 * speculative pre-fetching etc.
5674683b220SPeng Fan 		 */
5681f15cb8fSAngelo Dureghello 		if (data->flags & MMC_DATA_READ) {
56954899fc8SEric Nelson 			check_and_invalidate_dcache_range(cmd, data);
5701f15cb8fSAngelo Dureghello #ifdef CONFIG_MCF5441x
5711f15cb8fSAngelo Dureghello 			sd_swap_dma_buff(data);
5721f15cb8fSAngelo Dureghello #endif
5731f15cb8fSAngelo Dureghello 		}
57471689776SYe.Li #endif
57550586ef2SAndy Fleming 	}
57650586ef2SAndy Fleming 
5778a573022SAndrew Gabbasov out:
5788a573022SAndrew Gabbasov 	/* Reset CMD and DATA portions on error */
5798a573022SAndrew Gabbasov 	if (err) {
5808a573022SAndrew Gabbasov 		esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
5818a573022SAndrew Gabbasov 			      SYSCTL_RSTC);
5828a573022SAndrew Gabbasov 		while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
5838a573022SAndrew Gabbasov 			;
5848a573022SAndrew Gabbasov 
5858a573022SAndrew Gabbasov 		if (data) {
5868a573022SAndrew Gabbasov 			esdhc_write32(&regs->sysctl,
5878a573022SAndrew Gabbasov 				      esdhc_read32(&regs->sysctl) |
5888a573022SAndrew Gabbasov 				      SYSCTL_RSTD);
5898a573022SAndrew Gabbasov 			while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
5908a573022SAndrew Gabbasov 				;
5918a573022SAndrew Gabbasov 		}
592f022d36eSOtavio Salvador 
593f022d36eSOtavio Salvador 		/* If this was CMD11, then notify that power cycle is needed */
594f022d36eSOtavio Salvador 		if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
595f022d36eSOtavio Salvador 			printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
5968a573022SAndrew Gabbasov 	}
5978a573022SAndrew Gabbasov 
598c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
59950586ef2SAndy Fleming 
6008a573022SAndrew Gabbasov 	return err;
60150586ef2SAndy Fleming }
60250586ef2SAndy Fleming 
set_sysctl(struct fsl_esdhc_priv * priv,struct mmc * mmc,uint clock)60309b465fdSSimon Glass static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
60450586ef2SAndy Fleming {
605b9b4f146SBenoît Thébaudeau 	struct fsl_esdhc *regs = priv->esdhc_regs;
6064f425280SBenoît Thébaudeau 	int div = 1;
6074f425280SBenoît Thébaudeau #ifdef ARCH_MXC
608b9b4f146SBenoît Thébaudeau #ifdef CONFIG_MX53
609b9b4f146SBenoît Thébaudeau 	/* For i.MX53 eSDHCv3, SYSCTL.SDCLKFS may not be set to 0. */
610b9b4f146SBenoît Thébaudeau 	int pre_div = (regs == (struct fsl_esdhc *)MMC_SDHC3_BASE_ADDR) ? 2 : 1;
611b9b4f146SBenoît Thébaudeau #else
6124f425280SBenoît Thébaudeau 	int pre_div = 1;
613b9b4f146SBenoît Thébaudeau #endif
6144f425280SBenoît Thébaudeau #else
6154f425280SBenoît Thébaudeau 	int pre_div = 2;
6164f425280SBenoît Thébaudeau #endif
6174f425280SBenoît Thébaudeau 	int ddr_pre_div = mmc->ddr_mode ? 2 : 1;
61896f0407bSPeng Fan 	int sdhc_clk = priv->sdhc_clk;
61950586ef2SAndy Fleming 	uint clk;
62050586ef2SAndy Fleming 
62193bfd616SPantelis Antoniou 	if (clock < mmc->cfg->f_min)
62293bfd616SPantelis Antoniou 		clock = mmc->cfg->f_min;
623c67bee14SStefano Babic 
6244f425280SBenoît Thébaudeau 	while (sdhc_clk / (16 * pre_div * ddr_pre_div) > clock && pre_div < 256)
6254f425280SBenoît Thébaudeau 		pre_div *= 2;
62650586ef2SAndy Fleming 
6274f425280SBenoît Thébaudeau 	while (sdhc_clk / (div * pre_div * ddr_pre_div) > clock && div < 16)
6284f425280SBenoît Thébaudeau 		div++;
62950586ef2SAndy Fleming 
6304f425280SBenoît Thébaudeau 	pre_div >>= 1;
63150586ef2SAndy Fleming 	div -= 1;
63250586ef2SAndy Fleming 
63350586ef2SAndy Fleming 	clk = (pre_div << 8) | (div << 4);
63450586ef2SAndy Fleming 
635f0b5f23fSEric Nelson #ifdef CONFIG_FSL_USDHC
63684ecdf6dSYe Li 	esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
637f0b5f23fSEric Nelson #else
638c67bee14SStefano Babic 	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
639f0b5f23fSEric Nelson #endif
640c67bee14SStefano Babic 
641c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
64250586ef2SAndy Fleming 
64350586ef2SAndy Fleming 	udelay(10000);
64450586ef2SAndy Fleming 
645f0b5f23fSEric Nelson #ifdef CONFIG_FSL_USDHC
64684ecdf6dSYe Li 	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
647f0b5f23fSEric Nelson #else
648f0b5f23fSEric Nelson 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
649f0b5f23fSEric Nelson #endif
650c67bee14SStefano Babic 
65151313b49SPeng Fan 	priv->clock = clock;
65250586ef2SAndy Fleming }
65350586ef2SAndy Fleming 
6542d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
esdhc_clock_control(struct fsl_esdhc_priv * priv,bool enable)65509b465fdSSimon Glass static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
6562d9ca2c7SYangbo Lu {
65796f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
6582d9ca2c7SYangbo Lu 	u32 value;
6592d9ca2c7SYangbo Lu 	u32 time_out;
6602d9ca2c7SYangbo Lu 
6612d9ca2c7SYangbo Lu 	value = esdhc_read32(&regs->sysctl);
6622d9ca2c7SYangbo Lu 
6632d9ca2c7SYangbo Lu 	if (enable)
6642d9ca2c7SYangbo Lu 		value |= SYSCTL_CKEN;
6652d9ca2c7SYangbo Lu 	else
6662d9ca2c7SYangbo Lu 		value &= ~SYSCTL_CKEN;
6672d9ca2c7SYangbo Lu 
6682d9ca2c7SYangbo Lu 	esdhc_write32(&regs->sysctl, value);
6692d9ca2c7SYangbo Lu 
6702d9ca2c7SYangbo Lu 	time_out = 20;
6712d9ca2c7SYangbo Lu 	value = PRSSTAT_SDSTB;
6722d9ca2c7SYangbo Lu 	while (!(esdhc_read32(&regs->prsstat) & value)) {
6732d9ca2c7SYangbo Lu 		if (time_out == 0) {
6742d9ca2c7SYangbo Lu 			printf("fsl_esdhc: Internal clock never stabilised.\n");
6752d9ca2c7SYangbo Lu 			break;
6762d9ca2c7SYangbo Lu 		}
6772d9ca2c7SYangbo Lu 		time_out--;
6782d9ca2c7SYangbo Lu 		mdelay(1);
6792d9ca2c7SYangbo Lu 	}
6802d9ca2c7SYangbo Lu }
6812d9ca2c7SYangbo Lu #endif
6822d9ca2c7SYangbo Lu 
68351313b49SPeng Fan #ifdef MMC_SUPPORTS_TUNING
esdhc_change_pinstate(struct udevice * dev)68451313b49SPeng Fan static int esdhc_change_pinstate(struct udevice *dev)
68551313b49SPeng Fan {
68651313b49SPeng Fan 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
68751313b49SPeng Fan 	int ret;
68851313b49SPeng Fan 
68951313b49SPeng Fan 	switch (priv->mode) {
69051313b49SPeng Fan 	case UHS_SDR50:
69151313b49SPeng Fan 	case UHS_DDR50:
69251313b49SPeng Fan 		ret = pinctrl_select_state(dev, "state_100mhz");
69351313b49SPeng Fan 		break;
69451313b49SPeng Fan 	case UHS_SDR104:
69551313b49SPeng Fan 	case MMC_HS_200:
696c76382ffSPeng Fan 	case MMC_HS_400:
69751313b49SPeng Fan 		ret = pinctrl_select_state(dev, "state_200mhz");
69851313b49SPeng Fan 		break;
69951313b49SPeng Fan 	default:
70051313b49SPeng Fan 		ret = pinctrl_select_state(dev, "default");
70151313b49SPeng Fan 		break;
70251313b49SPeng Fan 	}
70351313b49SPeng Fan 
70451313b49SPeng Fan 	if (ret)
70551313b49SPeng Fan 		printf("%s %d error\n", __func__, priv->mode);
70651313b49SPeng Fan 
70751313b49SPeng Fan 	return ret;
70851313b49SPeng Fan }
70951313b49SPeng Fan 
esdhc_reset_tuning(struct mmc * mmc)71051313b49SPeng Fan static void esdhc_reset_tuning(struct mmc *mmc)
71151313b49SPeng Fan {
71251313b49SPeng Fan 	struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
71351313b49SPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
71451313b49SPeng Fan 
71551313b49SPeng Fan 	if (priv->flags & ESDHC_FLAG_USDHC) {
71651313b49SPeng Fan 		if (priv->flags & ESDHC_FLAG_STD_TUNING) {
71751313b49SPeng Fan 			esdhc_clrbits32(&regs->autoc12err,
71851313b49SPeng Fan 					MIX_CTRL_SMPCLK_SEL |
71951313b49SPeng Fan 					MIX_CTRL_EXE_TUNE);
72051313b49SPeng Fan 		}
72151313b49SPeng Fan 	}
72251313b49SPeng Fan }
72351313b49SPeng Fan 
esdhc_set_strobe_dll(struct mmc * mmc)724c76382ffSPeng Fan static void esdhc_set_strobe_dll(struct mmc *mmc)
725c76382ffSPeng Fan {
726c76382ffSPeng Fan 	struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
727c76382ffSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
728c76382ffSPeng Fan 	u32 val;
729c76382ffSPeng Fan 
730c76382ffSPeng Fan 	if (priv->clock > ESDHC_STROBE_DLL_CLK_FREQ) {
731c76382ffSPeng Fan 		writel(ESDHC_STROBE_DLL_CTRL_RESET, &regs->strobe_dllctrl);
732c76382ffSPeng Fan 
733c76382ffSPeng Fan 		/*
734c76382ffSPeng Fan 		 * enable strobe dll ctrl and adjust the delay target
735c76382ffSPeng Fan 		 * for the uSDHC loopback read clock
736c76382ffSPeng Fan 		 */
737c76382ffSPeng Fan 		val = ESDHC_STROBE_DLL_CTRL_ENABLE |
738c76382ffSPeng Fan 			(priv->strobe_dll_delay_target <<
739c76382ffSPeng Fan 			 ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_SHIFT);
740c76382ffSPeng Fan 		writel(val, &regs->strobe_dllctrl);
741c76382ffSPeng Fan 		/* wait 1us to make sure strobe dll status register stable */
742c76382ffSPeng Fan 		mdelay(1);
743c76382ffSPeng Fan 		val = readl(&regs->strobe_dllstat);
744c76382ffSPeng Fan 		if (!(val & ESDHC_STROBE_DLL_STS_REF_LOCK))
745c76382ffSPeng Fan 			pr_warn("HS400 strobe DLL status REF not lock!\n");
746c76382ffSPeng Fan 		if (!(val & ESDHC_STROBE_DLL_STS_SLV_LOCK))
747c76382ffSPeng Fan 			pr_warn("HS400 strobe DLL status SLV not lock!\n");
748c76382ffSPeng Fan 	}
749c76382ffSPeng Fan }
750c76382ffSPeng Fan 
esdhc_set_timing(struct mmc * mmc)75151313b49SPeng Fan static int esdhc_set_timing(struct mmc *mmc)
75251313b49SPeng Fan {
75351313b49SPeng Fan 	struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
75451313b49SPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
75551313b49SPeng Fan 	u32 mixctrl;
75651313b49SPeng Fan 
75751313b49SPeng Fan 	mixctrl = readl(&regs->mixctrl);
75851313b49SPeng Fan 	mixctrl &= ~(MIX_CTRL_DDREN | MIX_CTRL_HS400_EN);
75951313b49SPeng Fan 
76051313b49SPeng Fan 	switch (mmc->selected_mode) {
76151313b49SPeng Fan 	case MMC_LEGACY:
76251313b49SPeng Fan 	case SD_LEGACY:
76351313b49SPeng Fan 		esdhc_reset_tuning(mmc);
764c76382ffSPeng Fan 		writel(mixctrl, &regs->mixctrl);
765c76382ffSPeng Fan 		break;
766c76382ffSPeng Fan 	case MMC_HS_400:
767c76382ffSPeng Fan 		mixctrl |= MIX_CTRL_DDREN | MIX_CTRL_HS400_EN;
768c76382ffSPeng Fan 		writel(mixctrl, &regs->mixctrl);
769c76382ffSPeng Fan 		esdhc_set_strobe_dll(mmc);
77051313b49SPeng Fan 		break;
77151313b49SPeng Fan 	case MMC_HS:
77251313b49SPeng Fan 	case MMC_HS_52:
77351313b49SPeng Fan 	case MMC_HS_200:
77451313b49SPeng Fan 	case SD_HS:
77551313b49SPeng Fan 	case UHS_SDR12:
77651313b49SPeng Fan 	case UHS_SDR25:
77751313b49SPeng Fan 	case UHS_SDR50:
77851313b49SPeng Fan 	case UHS_SDR104:
77951313b49SPeng Fan 		writel(mixctrl, &regs->mixctrl);
78051313b49SPeng Fan 		break;
78151313b49SPeng Fan 	case UHS_DDR50:
78251313b49SPeng Fan 	case MMC_DDR_52:
78351313b49SPeng Fan 		mixctrl |= MIX_CTRL_DDREN;
78451313b49SPeng Fan 		writel(mixctrl, &regs->mixctrl);
78551313b49SPeng Fan 		break;
78651313b49SPeng Fan 	default:
78751313b49SPeng Fan 		printf("Not supported %d\n", mmc->selected_mode);
78851313b49SPeng Fan 		return -EINVAL;
78951313b49SPeng Fan 	}
79051313b49SPeng Fan 
79151313b49SPeng Fan 	priv->mode = mmc->selected_mode;
79251313b49SPeng Fan 
79351313b49SPeng Fan 	return esdhc_change_pinstate(mmc->dev);
79451313b49SPeng Fan }
79551313b49SPeng Fan 
esdhc_set_voltage(struct mmc * mmc)79651313b49SPeng Fan static int esdhc_set_voltage(struct mmc *mmc)
79751313b49SPeng Fan {
79851313b49SPeng Fan 	struct fsl_esdhc_priv *priv = dev_get_priv(mmc->dev);
79951313b49SPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
80051313b49SPeng Fan 	int ret;
80151313b49SPeng Fan 
80251313b49SPeng Fan 	priv->signal_voltage = mmc->signal_voltage;
80351313b49SPeng Fan 	switch (mmc->signal_voltage) {
80451313b49SPeng Fan 	case MMC_SIGNAL_VOLTAGE_330:
80551313b49SPeng Fan 		if (priv->vs18_enable)
80651313b49SPeng Fan 			return -EIO;
807*d76706c8SAbel Vesa #if CONFIG_IS_ENABLED(DM_REGULATOR)
80851313b49SPeng Fan 		if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
80951313b49SPeng Fan 			ret = regulator_set_value(priv->vqmmc_dev, 3300000);
81051313b49SPeng Fan 			if (ret) {
81151313b49SPeng Fan 				printf("Setting to 3.3V error");
81251313b49SPeng Fan 				return -EIO;
81351313b49SPeng Fan 			}
81451313b49SPeng Fan 			/* Wait for 5ms */
81551313b49SPeng Fan 			mdelay(5);
81651313b49SPeng Fan 		}
81751313b49SPeng Fan #endif
81851313b49SPeng Fan 
81951313b49SPeng Fan 		esdhc_clrbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
82051313b49SPeng Fan 		if (!(esdhc_read32(&regs->vendorspec) &
82151313b49SPeng Fan 		    ESDHC_VENDORSPEC_VSELECT))
82251313b49SPeng Fan 			return 0;
82351313b49SPeng Fan 
82451313b49SPeng Fan 		return -EAGAIN;
82551313b49SPeng Fan 	case MMC_SIGNAL_VOLTAGE_180:
826*d76706c8SAbel Vesa #if CONFIG_IS_ENABLED(DM_REGULATOR)
82751313b49SPeng Fan 		if (!IS_ERR_OR_NULL(priv->vqmmc_dev)) {
82851313b49SPeng Fan 			ret = regulator_set_value(priv->vqmmc_dev, 1800000);
82951313b49SPeng Fan 			if (ret) {
83051313b49SPeng Fan 				printf("Setting to 1.8V error");
83151313b49SPeng Fan 				return -EIO;
83251313b49SPeng Fan 			}
83351313b49SPeng Fan 		}
83451313b49SPeng Fan #endif
83551313b49SPeng Fan 		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
83651313b49SPeng Fan 		if (esdhc_read32(&regs->vendorspec) & ESDHC_VENDORSPEC_VSELECT)
83751313b49SPeng Fan 			return 0;
83851313b49SPeng Fan 
83951313b49SPeng Fan 		return -EAGAIN;
84051313b49SPeng Fan 	case MMC_SIGNAL_VOLTAGE_120:
84151313b49SPeng Fan 		return -ENOTSUPP;
84251313b49SPeng Fan 	default:
84351313b49SPeng Fan 		return 0;
84451313b49SPeng Fan 	}
84551313b49SPeng Fan }
84651313b49SPeng Fan 
esdhc_stop_tuning(struct mmc * mmc)84751313b49SPeng Fan static void esdhc_stop_tuning(struct mmc *mmc)
84851313b49SPeng Fan {
84951313b49SPeng Fan 	struct mmc_cmd cmd;
85051313b49SPeng Fan 
85151313b49SPeng Fan 	cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
85251313b49SPeng Fan 	cmd.cmdarg = 0;
85351313b49SPeng Fan 	cmd.resp_type = MMC_RSP_R1b;
85451313b49SPeng Fan 
85551313b49SPeng Fan 	dm_mmc_send_cmd(mmc->dev, &cmd, NULL);
85651313b49SPeng Fan }
85751313b49SPeng Fan 
fsl_esdhc_execute_tuning(struct udevice * dev,uint32_t opcode)85851313b49SPeng Fan static int fsl_esdhc_execute_tuning(struct udevice *dev, uint32_t opcode)
85951313b49SPeng Fan {
86051313b49SPeng Fan 	struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
86151313b49SPeng Fan 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
86251313b49SPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
86351313b49SPeng Fan 	struct mmc *mmc = &plat->mmc;
86451313b49SPeng Fan 	u32 irqstaten = readl(&regs->irqstaten);
86551313b49SPeng Fan 	u32 irqsigen = readl(&regs->irqsigen);
86651313b49SPeng Fan 	int i, ret = -ETIMEDOUT;
86751313b49SPeng Fan 	u32 val, mixctrl;
86851313b49SPeng Fan 
86951313b49SPeng Fan 	/* clock tuning is not needed for upto 52MHz */
87051313b49SPeng Fan 	if (mmc->clock <= 52000000)
87151313b49SPeng Fan 		return 0;
87251313b49SPeng Fan 
87351313b49SPeng Fan 	/* This is readw/writew SDHCI_HOST_CONTROL2 when tuning */
87451313b49SPeng Fan 	if (priv->flags & ESDHC_FLAG_STD_TUNING) {
87551313b49SPeng Fan 		val = readl(&regs->autoc12err);
87651313b49SPeng Fan 		mixctrl = readl(&regs->mixctrl);
87751313b49SPeng Fan 		val &= ~MIX_CTRL_SMPCLK_SEL;
87851313b49SPeng Fan 		mixctrl &= ~(MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN);
87951313b49SPeng Fan 
88051313b49SPeng Fan 		val |= MIX_CTRL_EXE_TUNE;
88151313b49SPeng Fan 		mixctrl |= MIX_CTRL_FBCLK_SEL | MIX_CTRL_AUTO_TUNE_EN;
88251313b49SPeng Fan 
88351313b49SPeng Fan 		writel(val, &regs->autoc12err);
88451313b49SPeng Fan 		writel(mixctrl, &regs->mixctrl);
88551313b49SPeng Fan 	}
88651313b49SPeng Fan 
88751313b49SPeng Fan 	/* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE); */
88851313b49SPeng Fan 	mixctrl = readl(&regs->mixctrl);
88951313b49SPeng Fan 	mixctrl = MIX_CTRL_DTDSEL_READ | (mixctrl & ~MIX_CTRL_SDHCI_MASK);
89051313b49SPeng Fan 	writel(mixctrl, &regs->mixctrl);
89151313b49SPeng Fan 
89251313b49SPeng Fan 	writel(IRQSTATEN_BRR, &regs->irqstaten);
89351313b49SPeng Fan 	writel(IRQSTATEN_BRR, &regs->irqsigen);
89451313b49SPeng Fan 
89551313b49SPeng Fan 	/*
89651313b49SPeng Fan 	 * Issue opcode repeatedly till Execute Tuning is set to 0 or the number
89751313b49SPeng Fan 	 * of loops reaches 40 times.
89851313b49SPeng Fan 	 */
89951313b49SPeng Fan 	for (i = 0; i < MAX_TUNING_LOOP; i++) {
90051313b49SPeng Fan 		u32 ctrl;
90151313b49SPeng Fan 
90251313b49SPeng Fan 		if (opcode == MMC_CMD_SEND_TUNING_BLOCK_HS200) {
90351313b49SPeng Fan 			if (mmc->bus_width == 8)
90451313b49SPeng Fan 				writel(0x7080, &regs->blkattr);
90551313b49SPeng Fan 			else if (mmc->bus_width == 4)
90651313b49SPeng Fan 				writel(0x7040, &regs->blkattr);
90751313b49SPeng Fan 		} else {
90851313b49SPeng Fan 			writel(0x7040, &regs->blkattr);
90951313b49SPeng Fan 		}
91051313b49SPeng Fan 
91151313b49SPeng Fan 		/* sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE) */
91251313b49SPeng Fan 		val = readl(&regs->mixctrl);
91351313b49SPeng Fan 		val = MIX_CTRL_DTDSEL_READ | (val & ~MIX_CTRL_SDHCI_MASK);
91451313b49SPeng Fan 		writel(val, &regs->mixctrl);
91551313b49SPeng Fan 
91651313b49SPeng Fan 		/* We are using STD tuning, no need to check return value */
91751313b49SPeng Fan 		mmc_send_tuning(mmc, opcode, NULL);
91851313b49SPeng Fan 
91951313b49SPeng Fan 		ctrl = readl(&regs->autoc12err);
92051313b49SPeng Fan 		if ((!(ctrl & MIX_CTRL_EXE_TUNE)) &&
92151313b49SPeng Fan 		    (ctrl & MIX_CTRL_SMPCLK_SEL)) {
92251313b49SPeng Fan 			/*
92351313b49SPeng Fan 			 * need to wait some time, make sure sd/mmc fininsh
92451313b49SPeng Fan 			 * send out tuning data, otherwise, the sd/mmc can't
92551313b49SPeng Fan 			 * response to any command when the card still out
92651313b49SPeng Fan 			 * put the tuning data.
92751313b49SPeng Fan 			 */
92851313b49SPeng Fan 			mdelay(1);
92951313b49SPeng Fan 			ret = 0;
93051313b49SPeng Fan 			break;
93151313b49SPeng Fan 		}
93251313b49SPeng Fan 
93351313b49SPeng Fan 		/* Add 1ms delay for SD and eMMC */
93451313b49SPeng Fan 		mdelay(1);
93551313b49SPeng Fan 	}
93651313b49SPeng Fan 
93751313b49SPeng Fan 	writel(irqstaten, &regs->irqstaten);
93851313b49SPeng Fan 	writel(irqsigen, &regs->irqsigen);
93951313b49SPeng Fan 
94051313b49SPeng Fan 	esdhc_stop_tuning(mmc);
94151313b49SPeng Fan 
94251313b49SPeng Fan 	return ret;
94351313b49SPeng Fan }
94451313b49SPeng Fan #endif
94551313b49SPeng Fan 
esdhc_set_ios_common(struct fsl_esdhc_priv * priv,struct mmc * mmc)9469586aa6eSSimon Glass static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
94750586ef2SAndy Fleming {
94896f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
94951313b49SPeng Fan 	int ret __maybe_unused;
95050586ef2SAndy Fleming 
9512d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
9522d9ca2c7SYangbo Lu 	/* Select to use peripheral clock */
95309b465fdSSimon Glass 	esdhc_clock_control(priv, false);
9542d9ca2c7SYangbo Lu 	esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
95509b465fdSSimon Glass 	esdhc_clock_control(priv, true);
9562d9ca2c7SYangbo Lu #endif
95750586ef2SAndy Fleming 	/* Set the clock speed */
95851313b49SPeng Fan 	if (priv->clock != mmc->clock)
95909b465fdSSimon Glass 		set_sysctl(priv, mmc, mmc->clock);
96050586ef2SAndy Fleming 
96151313b49SPeng Fan #ifdef MMC_SUPPORTS_TUNING
96251313b49SPeng Fan 	if (mmc->clk_disable) {
96351313b49SPeng Fan #ifdef CONFIG_FSL_USDHC
96451313b49SPeng Fan 		esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
96551313b49SPeng Fan #else
96651313b49SPeng Fan 		esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
96751313b49SPeng Fan #endif
96851313b49SPeng Fan 	} else {
96951313b49SPeng Fan #ifdef CONFIG_FSL_USDHC
97051313b49SPeng Fan 		esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
97151313b49SPeng Fan 				VENDORSPEC_CKEN);
97251313b49SPeng Fan #else
97351313b49SPeng Fan 		esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
97451313b49SPeng Fan #endif
97551313b49SPeng Fan 	}
97651313b49SPeng Fan 
97751313b49SPeng Fan 	if (priv->mode != mmc->selected_mode) {
97851313b49SPeng Fan 		ret = esdhc_set_timing(mmc);
97951313b49SPeng Fan 		if (ret) {
98051313b49SPeng Fan 			printf("esdhc_set_timing error %d\n", ret);
98151313b49SPeng Fan 			return ret;
98251313b49SPeng Fan 		}
98351313b49SPeng Fan 	}
98451313b49SPeng Fan 
98551313b49SPeng Fan 	if (priv->signal_voltage != mmc->signal_voltage) {
98651313b49SPeng Fan 		ret = esdhc_set_voltage(mmc);
98751313b49SPeng Fan 		if (ret) {
98851313b49SPeng Fan 			printf("esdhc_set_voltage error %d\n", ret);
98951313b49SPeng Fan 			return ret;
99051313b49SPeng Fan 		}
99151313b49SPeng Fan 	}
99251313b49SPeng Fan #endif
99351313b49SPeng Fan 
99450586ef2SAndy Fleming 	/* Set the bus width */
995c67bee14SStefano Babic 	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
99650586ef2SAndy Fleming 
99750586ef2SAndy Fleming 	if (mmc->bus_width == 4)
998c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
99950586ef2SAndy Fleming 	else if (mmc->bus_width == 8)
1000c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
1001c67bee14SStefano Babic 
100207b0b9c0SJaehoon Chung 	return 0;
100350586ef2SAndy Fleming }
100450586ef2SAndy Fleming 
esdhc_init_common(struct fsl_esdhc_priv * priv,struct mmc * mmc)10059586aa6eSSimon Glass static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
100650586ef2SAndy Fleming {
100796f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
1008201e828bSSimon Glass 	ulong start;
100950586ef2SAndy Fleming 
1010c67bee14SStefano Babic 	/* Reset the entire host controller */
1011a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
1012c67bee14SStefano Babic 
1013c67bee14SStefano Babic 	/* Wait until the controller is available */
1014201e828bSSimon Glass 	start = get_timer(0);
1015201e828bSSimon Glass 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
1016201e828bSSimon Glass 		if (get_timer(start) > 1000)
1017201e828bSSimon Glass 			return -ETIMEDOUT;
1018201e828bSSimon Glass 	}
1019c67bee14SStefano Babic 
1020f53225ccSPeng Fan #if defined(CONFIG_FSL_USDHC)
1021f53225ccSPeng Fan 	/* RSTA doesn't reset MMC_BOOT register, so manually reset it */
1022f53225ccSPeng Fan 	esdhc_write32(&regs->mmcboot, 0x0);
1023f53225ccSPeng Fan 	/* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
1024f53225ccSPeng Fan 	esdhc_write32(&regs->mixctrl, 0x0);
1025f53225ccSPeng Fan 	esdhc_write32(&regs->clktunectrlstatus, 0x0);
1026f53225ccSPeng Fan 
1027f53225ccSPeng Fan 	/* Put VEND_SPEC to default value */
1028db359efdSPeng Fan 	if (priv->vs18_enable)
1029db359efdSPeng Fan 		esdhc_write32(&regs->vendorspec, (VENDORSPEC_INIT |
1030db359efdSPeng Fan 			      ESDHC_VENDORSPEC_VSELECT));
1031db359efdSPeng Fan 	else
1032f53225ccSPeng Fan 		esdhc_write32(&regs->vendorspec, VENDORSPEC_INIT);
1033f53225ccSPeng Fan 
1034f53225ccSPeng Fan 	/* Disable DLL_CTRL delay line */
1035f53225ccSPeng Fan 	esdhc_write32(&regs->dllctrl, 0x0);
1036f53225ccSPeng Fan #endif
1037f53225ccSPeng Fan 
103816e43f35SBenoît Thébaudeau #ifndef ARCH_MXC
10392c1764efSP.V.Suresh 	/* Enable cache snooping */
10402c1764efSP.V.Suresh 	esdhc_write32(&regs->scr, 0x00000040);
104116e43f35SBenoît Thébaudeau #endif
10422c1764efSP.V.Suresh 
1043f0b5f23fSEric Nelson #ifndef CONFIG_FSL_USDHC
1044a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
104584ecdf6dSYe Li #else
104684ecdf6dSYe Li 	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
1047f0b5f23fSEric Nelson #endif
104850586ef2SAndy Fleming 
104950586ef2SAndy Fleming 	/* Set the initial clock speed */
105065117182SJaehoon Chung 	mmc_set_clock(mmc, 400000, MMC_CLK_ENABLE);
105150586ef2SAndy Fleming 
105250586ef2SAndy Fleming 	/* Disable the BRR and BWR bits in IRQSTAT */
1053c67bee14SStefano Babic 	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
105450586ef2SAndy Fleming 
10551f15cb8fSAngelo Dureghello #ifdef CONFIG_MCF5441x
10561f15cb8fSAngelo Dureghello 	esdhc_write32(&regs->proctl, PROCTL_INIT | PROCTL_D3CD);
10571f15cb8fSAngelo Dureghello #else
105850586ef2SAndy Fleming 	/* Put the PROCTL reg back to the default */
1059c67bee14SStefano Babic 	esdhc_write32(&regs->proctl, PROCTL_INIT);
10601f15cb8fSAngelo Dureghello #endif
106150586ef2SAndy Fleming 
1062c67bee14SStefano Babic 	/* Set timout to the maximum value */
1063c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
1064c67bee14SStefano Babic 
1065d48d2e21SThierry Reding 	return 0;
106650586ef2SAndy Fleming }
106750586ef2SAndy Fleming 
esdhc_getcd_common(struct fsl_esdhc_priv * priv)10689586aa6eSSimon Glass static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
1069d48d2e21SThierry Reding {
107096f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
1071d48d2e21SThierry Reding 	int timeout = 1000;
1072d48d2e21SThierry Reding 
1073f7e27cc5SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_QUIRK
1074f7e27cc5SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_QUIRK)
1075f7e27cc5SHaijun.Zhang 		return 1;
1076f7e27cc5SHaijun.Zhang #endif
107796f0407bSPeng Fan 
1078653282b5SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
107996f0407bSPeng Fan 	if (priv->non_removable)
108096f0407bSPeng Fan 		return 1;
1081fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
108296f0407bSPeng Fan 	if (dm_gpio_is_valid(&priv->cd_gpio))
108396f0407bSPeng Fan 		return dm_gpio_get_value(&priv->cd_gpio);
108496f0407bSPeng Fan #endif
1085fc8048a8SYangbo Lu #endif
108696f0407bSPeng Fan 
1087d48d2e21SThierry Reding 	while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
1088d48d2e21SThierry Reding 		udelay(1000);
1089d48d2e21SThierry Reding 
1090d48d2e21SThierry Reding 	return timeout > 0;
1091c67bee14SStefano Babic }
1092c67bee14SStefano Babic 
esdhc_reset(struct fsl_esdhc * regs)1093446e077aSSimon Glass static int esdhc_reset(struct fsl_esdhc *regs)
109448bb3bb5SJerry Huang {
1095446e077aSSimon Glass 	ulong start;
109648bb3bb5SJerry Huang 
109748bb3bb5SJerry Huang 	/* reset the controller */
1098a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
109948bb3bb5SJerry Huang 
110048bb3bb5SJerry Huang 	/* hardware clears the bit when it is done */
1101446e077aSSimon Glass 	start = get_timer(0);
1102446e077aSSimon Glass 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
1103446e077aSSimon Glass 		if (get_timer(start) > 100) {
110448bb3bb5SJerry Huang 			printf("MMC/SD: Reset never completed.\n");
1105446e077aSSimon Glass 			return -ETIMEDOUT;
1106446e077aSSimon Glass 		}
1107446e077aSSimon Glass 	}
1108446e077aSSimon Glass 
1109446e077aSSimon Glass 	return 0;
111048bb3bb5SJerry Huang }
111148bb3bb5SJerry Huang 
1112e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
esdhc_getcd(struct mmc * mmc)11139586aa6eSSimon Glass static int esdhc_getcd(struct mmc *mmc)
11149586aa6eSSimon Glass {
11159586aa6eSSimon Glass 	struct fsl_esdhc_priv *priv = mmc->priv;
11169586aa6eSSimon Glass 
11179586aa6eSSimon Glass 	return esdhc_getcd_common(priv);
11189586aa6eSSimon Glass }
11199586aa6eSSimon Glass 
esdhc_init(struct mmc * mmc)11209586aa6eSSimon Glass static int esdhc_init(struct mmc *mmc)
11219586aa6eSSimon Glass {
11229586aa6eSSimon Glass 	struct fsl_esdhc_priv *priv = mmc->priv;
11239586aa6eSSimon Glass 
11249586aa6eSSimon Glass 	return esdhc_init_common(priv, mmc);
11259586aa6eSSimon Glass }
11269586aa6eSSimon Glass 
esdhc_send_cmd(struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)11279586aa6eSSimon Glass static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
11289586aa6eSSimon Glass 			  struct mmc_data *data)
11299586aa6eSSimon Glass {
11309586aa6eSSimon Glass 	struct fsl_esdhc_priv *priv = mmc->priv;
11319586aa6eSSimon Glass 
11329586aa6eSSimon Glass 	return esdhc_send_cmd_common(priv, mmc, cmd, data);
11339586aa6eSSimon Glass }
11349586aa6eSSimon Glass 
esdhc_set_ios(struct mmc * mmc)11359586aa6eSSimon Glass static int esdhc_set_ios(struct mmc *mmc)
11369586aa6eSSimon Glass {
11379586aa6eSSimon Glass 	struct fsl_esdhc_priv *priv = mmc->priv;
11389586aa6eSSimon Glass 
11399586aa6eSSimon Glass 	return esdhc_set_ios_common(priv, mmc);
11409586aa6eSSimon Glass }
11419586aa6eSSimon Glass 
1142ab769f22SPantelis Antoniou static const struct mmc_ops esdhc_ops = {
11439586aa6eSSimon Glass 	.getcd		= esdhc_getcd,
11449586aa6eSSimon Glass 	.init		= esdhc_init,
1145ab769f22SPantelis Antoniou 	.send_cmd	= esdhc_send_cmd,
1146ab769f22SPantelis Antoniou 	.set_ios	= esdhc_set_ios,
1147ab769f22SPantelis Antoniou };
1148653282b5SSimon Glass #endif
1149ab769f22SPantelis Antoniou 
fsl_esdhc_init(struct fsl_esdhc_priv * priv,struct fsl_esdhc_plat * plat)1150e88e1d9cSSimon Glass static int fsl_esdhc_init(struct fsl_esdhc_priv *priv,
1151e88e1d9cSSimon Glass 			  struct fsl_esdhc_plat *plat)
115250586ef2SAndy Fleming {
1153e88e1d9cSSimon Glass 	struct mmc_config *cfg;
1154c67bee14SStefano Babic 	struct fsl_esdhc *regs;
1155030955c2SLi Yang 	u32 caps, voltage_caps;
1156446e077aSSimon Glass 	int ret;
115750586ef2SAndy Fleming 
115896f0407bSPeng Fan 	if (!priv)
115996f0407bSPeng Fan 		return -EINVAL;
1160c67bee14SStefano Babic 
116196f0407bSPeng Fan 	regs = priv->esdhc_regs;
1162c67bee14SStefano Babic 
116348bb3bb5SJerry Huang 	/* First reset the eSDHC controller */
1164446e077aSSimon Glass 	ret = esdhc_reset(regs);
1165446e077aSSimon Glass 	if (ret)
1166446e077aSSimon Glass 		return ret;
116748bb3bb5SJerry Huang 
11681f15cb8fSAngelo Dureghello #ifdef CONFIG_MCF5441x
11691f15cb8fSAngelo Dureghello 	/* ColdFire, using SDHC_DATA[3] for card detection */
11701f15cb8fSAngelo Dureghello 	esdhc_write32(&regs->proctl, PROCTL_INIT | PROCTL_D3CD);
11711f15cb8fSAngelo Dureghello #endif
11721f15cb8fSAngelo Dureghello 
1173f0b5f23fSEric Nelson #ifndef CONFIG_FSL_USDHC
1174975324a7SJerry Huang 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
1175975324a7SJerry Huang 				| SYSCTL_IPGEN | SYSCTL_CKEN);
117651313b49SPeng Fan 	/* Clearing tuning bits in case ROM has set it already */
117751313b49SPeng Fan 	esdhc_write32(&regs->mixctrl, 0);
117851313b49SPeng Fan 	esdhc_write32(&regs->autoc12err, 0);
117951313b49SPeng Fan 	esdhc_write32(&regs->clktunectrlstatus, 0);
118084ecdf6dSYe Li #else
118184ecdf6dSYe Li 	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
118284ecdf6dSYe Li 			VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
1183f0b5f23fSEric Nelson #endif
1184975324a7SJerry Huang 
118532a9179fSPeng Fan 	if (priv->vs18_enable)
118632a9179fSPeng Fan 		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
118732a9179fSPeng Fan 
1188a3d6e386SYe.Li 	writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
1189e88e1d9cSSimon Glass 	cfg = &plat->cfg;
1190653282b5SSimon Glass #ifndef CONFIG_DM_MMC
1191e88e1d9cSSimon Glass 	memset(cfg, '\0', sizeof(*cfg));
1192653282b5SSimon Glass #endif
119393bfd616SPantelis Antoniou 
1194030955c2SLi Yang 	voltage_caps = 0;
119519060bd8SWang Huan 	caps = esdhc_read32(&regs->hostcapblt);
11963b4456ecSRoy Zang 
11971f15cb8fSAngelo Dureghello #ifdef CONFIG_MCF5441x
11981f15cb8fSAngelo Dureghello 	/*
11991f15cb8fSAngelo Dureghello 	 * MCF5441x RM declares in more points that sdhc clock speed must
12001f15cb8fSAngelo Dureghello 	 * never exceed 25 Mhz. From this, the HS bit needs to be disabled
12011f15cb8fSAngelo Dureghello 	 * from host capabilities.
12021f15cb8fSAngelo Dureghello 	 */
12031f15cb8fSAngelo Dureghello 	caps &= ~ESDHC_HOSTCAPBLT_HSS;
12041f15cb8fSAngelo Dureghello #endif
12051f15cb8fSAngelo Dureghello 
12063b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
12073b4456ecSRoy Zang 	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
12083b4456ecSRoy Zang 			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
12093b4456ecSRoy Zang #endif
1210ef38f3ffSHaijun.Zhang 
1211ef38f3ffSHaijun.Zhang /* T4240 host controller capabilities register should have VS33 bit */
1212ef38f3ffSHaijun.Zhang #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
1213ef38f3ffSHaijun.Zhang 	caps = caps | ESDHC_HOSTCAPBLT_VS33;
1214ef38f3ffSHaijun.Zhang #endif
1215ef38f3ffSHaijun.Zhang 
121650586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS18)
1217030955c2SLi Yang 		voltage_caps |= MMC_VDD_165_195;
121850586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS30)
1219030955c2SLi Yang 		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
122050586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS33)
1221030955c2SLi Yang 		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
1222030955c2SLi Yang 
1223e88e1d9cSSimon Glass 	cfg->name = "FSL_SDHC";
1224e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
1225e88e1d9cSSimon Glass 	cfg->ops = &esdhc_ops;
1226653282b5SSimon Glass #endif
1227030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE
1228e88e1d9cSSimon Glass 	cfg->voltages = CONFIG_SYS_SD_VOLTAGE;
1229030955c2SLi Yang #else
1230e88e1d9cSSimon Glass 	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
1231030955c2SLi Yang #endif
1232e88e1d9cSSimon Glass 	if ((cfg->voltages & voltage_caps) == 0) {
1233030955c2SLi Yang 		printf("voltage not supported by controller\n");
1234030955c2SLi Yang 		return -1;
1235030955c2SLi Yang 	}
123650586ef2SAndy Fleming 
123796f0407bSPeng Fan 	if (priv->bus_width == 8)
1238e88e1d9cSSimon Glass 		cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
123996f0407bSPeng Fan 	else if (priv->bus_width == 4)
1240e88e1d9cSSimon Glass 		cfg->host_caps = MMC_MODE_4BIT;
124196f0407bSPeng Fan 
1242e88e1d9cSSimon Glass 	cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
12430e1bf614SVolodymyr Riazantsev #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
1244e88e1d9cSSimon Glass 	cfg->host_caps |= MMC_MODE_DDR_52MHz;
12450e1bf614SVolodymyr Riazantsev #endif
124650586ef2SAndy Fleming 
124796f0407bSPeng Fan 	if (priv->bus_width > 0) {
124896f0407bSPeng Fan 		if (priv->bus_width < 8)
1249e88e1d9cSSimon Glass 			cfg->host_caps &= ~MMC_MODE_8BIT;
125096f0407bSPeng Fan 		if (priv->bus_width < 4)
1251e88e1d9cSSimon Glass 			cfg->host_caps &= ~MMC_MODE_4BIT;
1252aad4659aSAbbas Raza 	}
1253aad4659aSAbbas Raza 
125450586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_HSS)
1255e88e1d9cSSimon Glass 		cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
125650586ef2SAndy Fleming 
1257d47e3d27SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
1258d47e3d27SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
1259e88e1d9cSSimon Glass 		cfg->host_caps &= ~MMC_MODE_8BIT;
1260d47e3d27SHaijun.Zhang #endif
1261d47e3d27SHaijun.Zhang 
126251313b49SPeng Fan 	cfg->host_caps |= priv->caps;
126351313b49SPeng Fan 
1264e88e1d9cSSimon Glass 	cfg->f_min = 400000;
126551313b49SPeng Fan 	cfg->f_max = min(priv->sdhc_clk, (u32)200000000);
126650586ef2SAndy Fleming 
1267e88e1d9cSSimon Glass 	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
126893bfd616SPantelis Antoniou 
126951313b49SPeng Fan 	writel(0, &regs->dllctrl);
127051313b49SPeng Fan 	if (priv->flags & ESDHC_FLAG_USDHC) {
127151313b49SPeng Fan 		if (priv->flags & ESDHC_FLAG_STD_TUNING) {
127251313b49SPeng Fan 			u32 val = readl(&regs->tuning_ctrl);
127351313b49SPeng Fan 
127451313b49SPeng Fan 			val |= ESDHC_STD_TUNING_EN;
127551313b49SPeng Fan 			val &= ~ESDHC_TUNING_START_TAP_MASK;
127651313b49SPeng Fan 			val |= priv->tuning_start_tap;
127751313b49SPeng Fan 			val &= ~ESDHC_TUNING_STEP_MASK;
127851313b49SPeng Fan 			val |= (priv->tuning_step) << ESDHC_TUNING_STEP_SHIFT;
127951313b49SPeng Fan 			writel(val, &regs->tuning_ctrl);
128051313b49SPeng Fan 		}
128151313b49SPeng Fan 	}
128251313b49SPeng Fan 
128396f0407bSPeng Fan 	return 0;
128496f0407bSPeng Fan }
128596f0407bSPeng Fan 
12865248930eSSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg * cfg,struct fsl_esdhc_priv * priv)12872e87c440SJagan Teki static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
12882e87c440SJagan Teki 				 struct fsl_esdhc_priv *priv)
12892e87c440SJagan Teki {
12902e87c440SJagan Teki 	if (!cfg || !priv)
12912e87c440SJagan Teki 		return -EINVAL;
12922e87c440SJagan Teki 
12932e87c440SJagan Teki 	priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
12942e87c440SJagan Teki 	priv->bus_width = cfg->max_bus_width;
12952e87c440SJagan Teki 	priv->sdhc_clk = cfg->sdhc_clk;
12962e87c440SJagan Teki 	priv->wp_enable  = cfg->wp_enable;
129732a9179fSPeng Fan 	priv->vs18_enable  = cfg->vs18_enable;
12982e87c440SJagan Teki 
12992e87c440SJagan Teki 	return 0;
13002e87c440SJagan Teki };
13012e87c440SJagan Teki 
fsl_esdhc_initialize(bd_t * bis,struct fsl_esdhc_cfg * cfg)130296f0407bSPeng Fan int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
130396f0407bSPeng Fan {
1304e88e1d9cSSimon Glass 	struct fsl_esdhc_plat *plat;
130596f0407bSPeng Fan 	struct fsl_esdhc_priv *priv;
1306d6eb25e9SSimon Glass 	struct mmc *mmc;
130796f0407bSPeng Fan 	int ret;
130896f0407bSPeng Fan 
130996f0407bSPeng Fan 	if (!cfg)
131096f0407bSPeng Fan 		return -EINVAL;
131196f0407bSPeng Fan 
131296f0407bSPeng Fan 	priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
131396f0407bSPeng Fan 	if (!priv)
131496f0407bSPeng Fan 		return -ENOMEM;
1315e88e1d9cSSimon Glass 	plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
1316e88e1d9cSSimon Glass 	if (!plat) {
1317e88e1d9cSSimon Glass 		free(priv);
1318e88e1d9cSSimon Glass 		return -ENOMEM;
1319e88e1d9cSSimon Glass 	}
132096f0407bSPeng Fan 
132196f0407bSPeng Fan 	ret = fsl_esdhc_cfg_to_priv(cfg, priv);
132296f0407bSPeng Fan 	if (ret) {
132396f0407bSPeng Fan 		debug("%s xlate failure\n", __func__);
1324e88e1d9cSSimon Glass 		free(plat);
132596f0407bSPeng Fan 		free(priv);
132696f0407bSPeng Fan 		return ret;
132796f0407bSPeng Fan 	}
132896f0407bSPeng Fan 
1329e88e1d9cSSimon Glass 	ret = fsl_esdhc_init(priv, plat);
133096f0407bSPeng Fan 	if (ret) {
133196f0407bSPeng Fan 		debug("%s init failure\n", __func__);
1332e88e1d9cSSimon Glass 		free(plat);
133396f0407bSPeng Fan 		free(priv);
133496f0407bSPeng Fan 		return ret;
133596f0407bSPeng Fan 	}
133696f0407bSPeng Fan 
1337d6eb25e9SSimon Glass 	mmc = mmc_create(&plat->cfg, priv);
1338d6eb25e9SSimon Glass 	if (!mmc)
1339d6eb25e9SSimon Glass 		return -EIO;
1340d6eb25e9SSimon Glass 
1341d6eb25e9SSimon Glass 	priv->mmc = mmc;
1342d6eb25e9SSimon Glass 
134350586ef2SAndy Fleming 	return 0;
134450586ef2SAndy Fleming }
134550586ef2SAndy Fleming 
fsl_esdhc_mmc_init(bd_t * bis)134650586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis)
134750586ef2SAndy Fleming {
1348c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg;
1349c67bee14SStefano Babic 
135088227a1dSFabio Estevam 	cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
1351c67bee14SStefano Babic 	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
1352e9adeca3SSimon Glass 	cfg->sdhc_clk = gd->arch.sdhc_clk;
1353c67bee14SStefano Babic 	return fsl_esdhc_initialize(bis, cfg);
135450586ef2SAndy Fleming }
13552e87c440SJagan Teki #endif
1356b33433a6SAnton Vorontsov 
13575a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
mmc_adapter_card_type_ident(void)13585a8dbdc6SYangbo Lu void mmc_adapter_card_type_ident(void)
13595a8dbdc6SYangbo Lu {
13605a8dbdc6SYangbo Lu 	u8 card_id;
13615a8dbdc6SYangbo Lu 	u8 value;
13625a8dbdc6SYangbo Lu 
13635a8dbdc6SYangbo Lu 	card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
13645a8dbdc6SYangbo Lu 	gd->arch.sdhc_adapter = card_id;
13655a8dbdc6SYangbo Lu 
13665a8dbdc6SYangbo Lu 	switch (card_id) {
13675a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
1368cdc69550SYangbo Lu 		value = QIXIS_READ(brdcfg[5]);
1369cdc69550SYangbo Lu 		value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
1370cdc69550SYangbo Lu 		QIXIS_WRITE(brdcfg[5], value);
13715a8dbdc6SYangbo Lu 		break;
13725a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
1373bf50be83SYangbo Lu 		value = QIXIS_READ(pwr_ctl[1]);
1374bf50be83SYangbo Lu 		value |= QIXIS_EVDD_BY_SDHC_VS;
1375bf50be83SYangbo Lu 		QIXIS_WRITE(pwr_ctl[1], value);
13765a8dbdc6SYangbo Lu 		break;
13775a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
13785a8dbdc6SYangbo Lu 		value = QIXIS_READ(brdcfg[5]);
13795a8dbdc6SYangbo Lu 		value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
13805a8dbdc6SYangbo Lu 		QIXIS_WRITE(brdcfg[5], value);
13815a8dbdc6SYangbo Lu 		break;
13825a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
13835a8dbdc6SYangbo Lu 		break;
13845a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
13855a8dbdc6SYangbo Lu 		break;
13865a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_SD:
13875a8dbdc6SYangbo Lu 		break;
13885a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_NO_ADAPTER:
13895a8dbdc6SYangbo Lu 		break;
13905a8dbdc6SYangbo Lu 	default:
13915a8dbdc6SYangbo Lu 		break;
13925a8dbdc6SYangbo Lu 	}
13935a8dbdc6SYangbo Lu }
13945a8dbdc6SYangbo Lu #endif
13955a8dbdc6SYangbo Lu 
1396c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT
esdhc_status_fixup(void * blob,const char * compat)1397fce1e16cSYangbo Lu __weak int esdhc_status_fixup(void *blob, const char *compat)
1398fce1e16cSYangbo Lu {
1399fce1e16cSYangbo Lu #ifdef CONFIG_FSL_ESDHC_PIN_MUX
1400fce1e16cSYangbo Lu 	if (!hwconfig("esdhc")) {
1401fce1e16cSYangbo Lu 		do_fixup_by_compat(blob, compat, "status", "disabled",
1402fce1e16cSYangbo Lu 				sizeof("disabled"), 1);
1403fce1e16cSYangbo Lu 		return 1;
1404fce1e16cSYangbo Lu 	}
1405fce1e16cSYangbo Lu #endif
1406fce1e16cSYangbo Lu 	return 0;
1407fce1e16cSYangbo Lu }
1408fce1e16cSYangbo Lu 
fdt_fixup_esdhc(void * blob,bd_t * bd)1409b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd)
1410b33433a6SAnton Vorontsov {
1411b33433a6SAnton Vorontsov 	const char *compat = "fsl,esdhc";
1412b33433a6SAnton Vorontsov 
1413fce1e16cSYangbo Lu 	if (esdhc_status_fixup(blob, compat))
1414a6da8b81SChenhui Zhao 		return;
1415b33433a6SAnton Vorontsov 
14162d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
14172d9ca2c7SYangbo Lu 	do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
14182d9ca2c7SYangbo Lu 			       gd->arch.sdhc_clk, 1);
14192d9ca2c7SYangbo Lu #else
1420b33433a6SAnton Vorontsov 	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
1421e9adeca3SSimon Glass 			       gd->arch.sdhc_clk, 1);
14222d9ca2c7SYangbo Lu #endif
14235a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
14245a8dbdc6SYangbo Lu 	do_fixup_by_compat_u32(blob, compat, "adapter-type",
14255a8dbdc6SYangbo Lu 			       (u32)(gd->arch.sdhc_adapter), 1);
14265a8dbdc6SYangbo Lu #endif
1427b33433a6SAnton Vorontsov }
1428c67bee14SStefano Babic #endif
142996f0407bSPeng Fan 
1430653282b5SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
143196f0407bSPeng Fan #include <asm/arch/clock.h>
init_clk_usdhc(u32 index)1432b60f1457SPeng Fan __weak void init_clk_usdhc(u32 index)
1433b60f1457SPeng Fan {
1434b60f1457SPeng Fan }
1435b60f1457SPeng Fan 
fsl_esdhc_probe(struct udevice * dev)143696f0407bSPeng Fan static int fsl_esdhc_probe(struct udevice *dev)
143796f0407bSPeng Fan {
143896f0407bSPeng Fan 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
1439e88e1d9cSSimon Glass 	struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
144096f0407bSPeng Fan 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
144151313b49SPeng Fan 	const void *fdt = gd->fdt_blob;
144251313b49SPeng Fan 	int node = dev_of_offset(dev);
144351313b49SPeng Fan 	struct esdhc_soc_data *data =
144451313b49SPeng Fan 		(struct esdhc_soc_data *)dev_get_driver_data(dev);
1445*d76706c8SAbel Vesa #if CONFIG_IS_ENABLED(DM_REGULATOR)
14464483b7ebSPeng Fan 	struct udevice *vqmmc_dev;
14479bb272e9SYork Sun #endif
144896f0407bSPeng Fan 	fdt_addr_t addr;
144996f0407bSPeng Fan 	unsigned int val;
1450653282b5SSimon Glass 	struct mmc *mmc;
145196f0407bSPeng Fan 	int ret;
145296f0407bSPeng Fan 
14534aac33f5SSimon Glass 	addr = dev_read_addr(dev);
145496f0407bSPeng Fan 	if (addr == FDT_ADDR_T_NONE)
145596f0407bSPeng Fan 		return -EINVAL;
145696f0407bSPeng Fan 
145796f0407bSPeng Fan 	priv->esdhc_regs = (struct fsl_esdhc *)addr;
145896f0407bSPeng Fan 	priv->dev = dev;
145951313b49SPeng Fan 	priv->mode = -1;
146051313b49SPeng Fan 	if (data) {
146151313b49SPeng Fan 		priv->flags = data->flags;
146251313b49SPeng Fan 		priv->caps = data->caps;
146351313b49SPeng Fan 	}
146496f0407bSPeng Fan 
14654aac33f5SSimon Glass 	val = dev_read_u32_default(dev, "bus-width", -1);
146696f0407bSPeng Fan 	if (val == 8)
146796f0407bSPeng Fan 		priv->bus_width = 8;
146896f0407bSPeng Fan 	else if (val == 4)
146996f0407bSPeng Fan 		priv->bus_width = 4;
147096f0407bSPeng Fan 	else
147196f0407bSPeng Fan 		priv->bus_width = 1;
147296f0407bSPeng Fan 
147351313b49SPeng Fan 	val = fdtdec_get_int(fdt, node, "fsl,tuning-step", 1);
147451313b49SPeng Fan 	priv->tuning_step = val;
147551313b49SPeng Fan 	val = fdtdec_get_int(fdt, node, "fsl,tuning-start-tap",
147651313b49SPeng Fan 			     ESDHC_TUNING_START_TAP_DEFAULT);
147751313b49SPeng Fan 	priv->tuning_start_tap = val;
147851313b49SPeng Fan 	val = fdtdec_get_int(fdt, node, "fsl,strobe-dll-delay-target",
147951313b49SPeng Fan 			     ESDHC_STROBE_DLL_CTRL_SLV_DLY_TARGET_DEFAULT);
148051313b49SPeng Fan 	priv->strobe_dll_delay_target = val;
148151313b49SPeng Fan 
14824aac33f5SSimon Glass 	if (dev_read_bool(dev, "non-removable")) {
148396f0407bSPeng Fan 		priv->non_removable = 1;
148496f0407bSPeng Fan 	 } else {
148596f0407bSPeng Fan 		priv->non_removable = 0;
1486fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
14874aac33f5SSimon Glass 		gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
14884aac33f5SSimon Glass 				     GPIOD_IS_IN);
1489fc8048a8SYangbo Lu #endif
149096f0407bSPeng Fan 	}
149196f0407bSPeng Fan 
14921483151eSPeng Fan 	priv->wp_enable = 1;
14931483151eSPeng Fan 
1494fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
14954aac33f5SSimon Glass 	ret = gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio,
14964aac33f5SSimon Glass 				   GPIOD_IS_IN);
14971483151eSPeng Fan 	if (ret)
14981483151eSPeng Fan 		priv->wp_enable = 0;
1499fc8048a8SYangbo Lu #endif
15004483b7ebSPeng Fan 
15014483b7ebSPeng Fan 	priv->vs18_enable = 0;
15024483b7ebSPeng Fan 
1503*d76706c8SAbel Vesa #if CONFIG_IS_ENABLED(DM_REGULATOR)
15044483b7ebSPeng Fan 	/*
15054483b7ebSPeng Fan 	 * If emmc I/O has a fixed voltage at 1.8V, this must be provided,
15064483b7ebSPeng Fan 	 * otherwise, emmc will work abnormally.
15074483b7ebSPeng Fan 	 */
15084483b7ebSPeng Fan 	ret = device_get_supply_regulator(dev, "vqmmc-supply", &vqmmc_dev);
15094483b7ebSPeng Fan 	if (ret) {
15104483b7ebSPeng Fan 		dev_dbg(dev, "no vqmmc-supply\n");
15114483b7ebSPeng Fan 	} else {
15124483b7ebSPeng Fan 		ret = regulator_set_enable(vqmmc_dev, true);
15134483b7ebSPeng Fan 		if (ret) {
15144483b7ebSPeng Fan 			dev_err(dev, "fail to enable vqmmc-supply\n");
15154483b7ebSPeng Fan 			return ret;
15164483b7ebSPeng Fan 		}
15174483b7ebSPeng Fan 
15184483b7ebSPeng Fan 		if (regulator_get_value(vqmmc_dev) == 1800000)
15194483b7ebSPeng Fan 			priv->vs18_enable = 1;
15204483b7ebSPeng Fan 	}
15214483b7ebSPeng Fan #endif
15224483b7ebSPeng Fan 
152351313b49SPeng Fan 	if (fdt_get_property(fdt, node, "no-1-8-v", NULL))
1524c76382ffSPeng Fan 		priv->caps &= ~(UHS_CAPS | MMC_MODE_HS200 | MMC_MODE_HS400);
152551313b49SPeng Fan 
152696f0407bSPeng Fan 	/*
152796f0407bSPeng Fan 	 * TODO:
152896f0407bSPeng Fan 	 * Because lack of clk driver, if SDHC clk is not enabled,
152996f0407bSPeng Fan 	 * need to enable it first before this driver is invoked.
153096f0407bSPeng Fan 	 *
153196f0407bSPeng Fan 	 * we use MXC_ESDHC_CLK to get clk freq.
153296f0407bSPeng Fan 	 * If one would like to make this function work,
153396f0407bSPeng Fan 	 * the aliases should be provided in dts as this:
153496f0407bSPeng Fan 	 *
153596f0407bSPeng Fan 	 *  aliases {
153696f0407bSPeng Fan 	 *	mmc0 = &usdhc1;
153796f0407bSPeng Fan 	 *	mmc1 = &usdhc2;
153896f0407bSPeng Fan 	 *	mmc2 = &usdhc3;
153996f0407bSPeng Fan 	 *	mmc3 = &usdhc4;
154096f0407bSPeng Fan 	 *	};
154196f0407bSPeng Fan 	 * Then if your board only supports mmc2 and mmc3, but we can
154296f0407bSPeng Fan 	 * correctly get the seq as 2 and 3, then let mxc_get_clock
154396f0407bSPeng Fan 	 * work as expected.
154496f0407bSPeng Fan 	 */
1545b60f1457SPeng Fan 
1546b60f1457SPeng Fan 	init_clk_usdhc(dev->seq);
1547b60f1457SPeng Fan 
15483cb14503SPeng Fan 	if (IS_ENABLED(CONFIG_CLK)) {
15493cb14503SPeng Fan 		/* Assigned clock already set clock */
15503cb14503SPeng Fan 		ret = clk_get_by_name(dev, "per", &priv->per_clk);
15513cb14503SPeng Fan 		if (ret) {
15523cb14503SPeng Fan 			printf("Failed to get per_clk\n");
15533cb14503SPeng Fan 			return ret;
15543cb14503SPeng Fan 		}
15553cb14503SPeng Fan 		ret = clk_enable(&priv->per_clk);
15563cb14503SPeng Fan 		if (ret) {
15573cb14503SPeng Fan 			printf("Failed to enable per_clk\n");
15583cb14503SPeng Fan 			return ret;
15593cb14503SPeng Fan 		}
15603cb14503SPeng Fan 
15613cb14503SPeng Fan 		priv->sdhc_clk = clk_get_rate(&priv->per_clk);
15623cb14503SPeng Fan 	} else {
156396f0407bSPeng Fan 		priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
156496f0407bSPeng Fan 		if (priv->sdhc_clk <= 0) {
156596f0407bSPeng Fan 			dev_err(dev, "Unable to get clk for %s\n", dev->name);
156696f0407bSPeng Fan 			return -EINVAL;
156796f0407bSPeng Fan 		}
15683cb14503SPeng Fan 	}
156996f0407bSPeng Fan 
1570e88e1d9cSSimon Glass 	ret = fsl_esdhc_init(priv, plat);
157196f0407bSPeng Fan 	if (ret) {
157296f0407bSPeng Fan 		dev_err(dev, "fsl_esdhc_init failure\n");
157396f0407bSPeng Fan 		return ret;
157496f0407bSPeng Fan 	}
157596f0407bSPeng Fan 
1576653282b5SSimon Glass 	mmc = &plat->mmc;
1577653282b5SSimon Glass 	mmc->cfg = &plat->cfg;
1578653282b5SSimon Glass 	mmc->dev = dev;
1579653282b5SSimon Glass 	upriv->mmc = mmc;
158096f0407bSPeng Fan 
1581653282b5SSimon Glass 	return esdhc_init_common(priv, mmc);
158296f0407bSPeng Fan }
158396f0407bSPeng Fan 
1584e7881d85SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
fsl_esdhc_get_cd(struct udevice * dev)1585653282b5SSimon Glass static int fsl_esdhc_get_cd(struct udevice *dev)
1586653282b5SSimon Glass {
1587653282b5SSimon Glass 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1588653282b5SSimon Glass 
1589653282b5SSimon Glass 	return esdhc_getcd_common(priv);
1590653282b5SSimon Glass }
1591653282b5SSimon Glass 
fsl_esdhc_send_cmd(struct udevice * dev,struct mmc_cmd * cmd,struct mmc_data * data)1592653282b5SSimon Glass static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
1593653282b5SSimon Glass 			      struct mmc_data *data)
1594653282b5SSimon Glass {
1595653282b5SSimon Glass 	struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1596653282b5SSimon Glass 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1597653282b5SSimon Glass 
1598653282b5SSimon Glass 	return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
1599653282b5SSimon Glass }
1600653282b5SSimon Glass 
fsl_esdhc_set_ios(struct udevice * dev)1601653282b5SSimon Glass static int fsl_esdhc_set_ios(struct udevice *dev)
1602653282b5SSimon Glass {
1603653282b5SSimon Glass 	struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1604653282b5SSimon Glass 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1605653282b5SSimon Glass 
1606653282b5SSimon Glass 	return esdhc_set_ios_common(priv, &plat->mmc);
1607653282b5SSimon Glass }
1608653282b5SSimon Glass 
1609653282b5SSimon Glass static const struct dm_mmc_ops fsl_esdhc_ops = {
1610653282b5SSimon Glass 	.get_cd		= fsl_esdhc_get_cd,
1611653282b5SSimon Glass 	.send_cmd	= fsl_esdhc_send_cmd,
1612653282b5SSimon Glass 	.set_ios	= fsl_esdhc_set_ios,
161351313b49SPeng Fan #ifdef MMC_SUPPORTS_TUNING
161451313b49SPeng Fan 	.execute_tuning	= fsl_esdhc_execute_tuning,
161551313b49SPeng Fan #endif
1616653282b5SSimon Glass };
1617653282b5SSimon Glass #endif
1618653282b5SSimon Glass 
161951313b49SPeng Fan static struct esdhc_soc_data usdhc_imx7d_data = {
162051313b49SPeng Fan 	.flags = ESDHC_FLAG_USDHC | ESDHC_FLAG_STD_TUNING
162151313b49SPeng Fan 			| ESDHC_FLAG_HAVE_CAP1 | ESDHC_FLAG_HS200
162251313b49SPeng Fan 			| ESDHC_FLAG_HS400,
162351313b49SPeng Fan 	.caps = UHS_CAPS | MMC_MODE_HS200 | MMC_MODE_DDR_52MHz |
162451313b49SPeng Fan 		MMC_MODE_HS_52MHz | MMC_MODE_HS,
162551313b49SPeng Fan };
162651313b49SPeng Fan 
162796f0407bSPeng Fan static const struct udevice_id fsl_esdhc_ids[] = {
1628791c88daSPatrick Bruenn 	{ .compatible = "fsl,imx53-esdhc", },
162996f0407bSPeng Fan 	{ .compatible = "fsl,imx6ul-usdhc", },
163096f0407bSPeng Fan 	{ .compatible = "fsl,imx6sx-usdhc", },
163196f0407bSPeng Fan 	{ .compatible = "fsl,imx6sl-usdhc", },
163296f0407bSPeng Fan 	{ .compatible = "fsl,imx6q-usdhc", },
163351313b49SPeng Fan 	{ .compatible = "fsl,imx7d-usdhc", .data = (ulong)&usdhc_imx7d_data,},
1634b60f1457SPeng Fan 	{ .compatible = "fsl,imx7ulp-usdhc", },
1635a6473f8eSYangbo Lu 	{ .compatible = "fsl,esdhc", },
163696f0407bSPeng Fan 	{ /* sentinel */ }
163796f0407bSPeng Fan };
163896f0407bSPeng Fan 
1639653282b5SSimon Glass #if CONFIG_IS_ENABLED(BLK)
fsl_esdhc_bind(struct udevice * dev)1640653282b5SSimon Glass static int fsl_esdhc_bind(struct udevice *dev)
1641653282b5SSimon Glass {
1642653282b5SSimon Glass 	struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1643653282b5SSimon Glass 
1644653282b5SSimon Glass 	return mmc_bind(dev, &plat->mmc, &plat->cfg);
1645653282b5SSimon Glass }
1646653282b5SSimon Glass #endif
1647653282b5SSimon Glass 
164896f0407bSPeng Fan U_BOOT_DRIVER(fsl_esdhc) = {
164996f0407bSPeng Fan 	.name	= "fsl-esdhc-mmc",
165096f0407bSPeng Fan 	.id	= UCLASS_MMC,
165196f0407bSPeng Fan 	.of_match = fsl_esdhc_ids,
1652653282b5SSimon Glass 	.ops	= &fsl_esdhc_ops,
1653653282b5SSimon Glass #if CONFIG_IS_ENABLED(BLK)
1654653282b5SSimon Glass 	.bind	= fsl_esdhc_bind,
1655653282b5SSimon Glass #endif
165696f0407bSPeng Fan 	.probe	= fsl_esdhc_probe,
1657e88e1d9cSSimon Glass 	.platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
165896f0407bSPeng Fan 	.priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
165996f0407bSPeng Fan };
166096f0407bSPeng Fan #endif
1661