xref: /openbmc/u-boot/drivers/fpga/zynqpl.c (revision d455d878)
1d5dae85fSMichal Simek /*
2d5dae85fSMichal Simek  * (C) Copyright 2012-2013, Xilinx, Michal Simek
3d5dae85fSMichal Simek  *
4d5dae85fSMichal Simek  * (C) Copyright 2012
5d5dae85fSMichal Simek  * Joe Hershberger <joe.hershberger@ni.com>
6d5dae85fSMichal Simek  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
8d5dae85fSMichal Simek  */
9d5dae85fSMichal Simek 
10d5dae85fSMichal Simek #include <common.h>
11d5dae85fSMichal Simek #include <asm/io.h>
121a897668SSiva Durga Prasad Paladugu #include <fs.h>
13d5dae85fSMichal Simek #include <zynqpl.h>
141ace4022SAlexey Brodkin #include <linux/sizes.h>
15d5dae85fSMichal Simek #include <asm/arch/hardware.h>
16d5dae85fSMichal Simek #include <asm/arch/sys_proto.h>
17d5dae85fSMichal Simek 
18d5dae85fSMichal Simek #define DEVCFG_CTRL_PCFG_PROG_B		0x40000000
19d5dae85fSMichal Simek #define DEVCFG_ISR_FATAL_ERROR_MASK	0x00740040
20d5dae85fSMichal Simek #define DEVCFG_ISR_ERROR_FLAGS_MASK	0x00340840
21d5dae85fSMichal Simek #define DEVCFG_ISR_RX_FIFO_OV		0x00040000
22d5dae85fSMichal Simek #define DEVCFG_ISR_DMA_DONE		0x00002000
23d5dae85fSMichal Simek #define DEVCFG_ISR_PCFG_DONE		0x00000004
24d5dae85fSMichal Simek #define DEVCFG_STATUS_DMA_CMD_Q_F	0x80000000
25d5dae85fSMichal Simek #define DEVCFG_STATUS_DMA_CMD_Q_E	0x40000000
26d5dae85fSMichal Simek #define DEVCFG_STATUS_DMA_DONE_CNT_MASK	0x30000000
27d5dae85fSMichal Simek #define DEVCFG_STATUS_PCFG_INIT		0x00000010
285f93227cSSoren Brinkmann #define DEVCFG_MCTRL_PCAP_LPBK		0x00000010
29d5dae85fSMichal Simek #define DEVCFG_MCTRL_RFIFO_FLUSH	0x00000002
30d5dae85fSMichal Simek #define DEVCFG_MCTRL_WFIFO_FLUSH	0x00000001
31d5dae85fSMichal Simek 
32d5dae85fSMichal Simek #ifndef CONFIG_SYS_FPGA_WAIT
33d5dae85fSMichal Simek #define CONFIG_SYS_FPGA_WAIT CONFIG_SYS_HZ/100	/* 10 ms */
34d5dae85fSMichal Simek #endif
35d5dae85fSMichal Simek 
36d5dae85fSMichal Simek #ifndef CONFIG_SYS_FPGA_PROG_TIME
37fd2b10b6SMichal Simek #define CONFIG_SYS_FPGA_PROG_TIME	(CONFIG_SYS_HZ * 4) /* 4 s */
38d5dae85fSMichal Simek #endif
39d5dae85fSMichal Simek 
4014cfc4f3SMichal Simek static int zynq_info(xilinx_desc *desc)
41d5dae85fSMichal Simek {
42d5dae85fSMichal Simek 	return FPGA_SUCCESS;
43d5dae85fSMichal Simek }
44d5dae85fSMichal Simek 
45d5dae85fSMichal Simek #define DUMMY_WORD	0xffffffff
46d5dae85fSMichal Simek 
47d5dae85fSMichal Simek /* Xilinx binary format header */
48d5dae85fSMichal Simek static const u32 bin_format[] = {
49d5dae85fSMichal Simek 	DUMMY_WORD, /* Dummy words */
50d5dae85fSMichal Simek 	DUMMY_WORD,
51d5dae85fSMichal Simek 	DUMMY_WORD,
52d5dae85fSMichal Simek 	DUMMY_WORD,
53d5dae85fSMichal Simek 	DUMMY_WORD,
54d5dae85fSMichal Simek 	DUMMY_WORD,
55d5dae85fSMichal Simek 	DUMMY_WORD,
56d5dae85fSMichal Simek 	DUMMY_WORD,
57d5dae85fSMichal Simek 	0x000000bb, /* Sync word */
58d5dae85fSMichal Simek 	0x11220044, /* Sync word */
59d5dae85fSMichal Simek 	DUMMY_WORD,
60d5dae85fSMichal Simek 	DUMMY_WORD,
61d5dae85fSMichal Simek 	0xaa995566, /* Sync word */
62d5dae85fSMichal Simek };
63d5dae85fSMichal Simek 
64d5dae85fSMichal Simek #define SWAP_NO		1
65d5dae85fSMichal Simek #define SWAP_DONE	2
66d5dae85fSMichal Simek 
67d5dae85fSMichal Simek /*
68d5dae85fSMichal Simek  * Load the whole word from unaligned buffer
69d5dae85fSMichal Simek  * Keep in your mind that it is byte loading on little-endian system
70d5dae85fSMichal Simek  */
71d5dae85fSMichal Simek static u32 load_word(const void *buf, u32 swap)
72d5dae85fSMichal Simek {
73d5dae85fSMichal Simek 	u32 word = 0;
74d5dae85fSMichal Simek 	u8 *bitc = (u8 *)buf;
75d5dae85fSMichal Simek 	int p;
76d5dae85fSMichal Simek 
77d5dae85fSMichal Simek 	if (swap == SWAP_NO) {
78d5dae85fSMichal Simek 		for (p = 0; p < 4; p++) {
79d5dae85fSMichal Simek 			word <<= 8;
80d5dae85fSMichal Simek 			word |= bitc[p];
81d5dae85fSMichal Simek 		}
82d5dae85fSMichal Simek 	} else {
83d5dae85fSMichal Simek 		for (p = 3; p >= 0; p--) {
84d5dae85fSMichal Simek 			word <<= 8;
85d5dae85fSMichal Simek 			word |= bitc[p];
86d5dae85fSMichal Simek 		}
87d5dae85fSMichal Simek 	}
88d5dae85fSMichal Simek 
89d5dae85fSMichal Simek 	return word;
90d5dae85fSMichal Simek }
91d5dae85fSMichal Simek 
92d5dae85fSMichal Simek static u32 check_header(const void *buf)
93d5dae85fSMichal Simek {
94d5dae85fSMichal Simek 	u32 i, pattern;
95d5dae85fSMichal Simek 	int swap = SWAP_NO;
96d5dae85fSMichal Simek 	u32 *test = (u32 *)buf;
97d5dae85fSMichal Simek 
98d5dae85fSMichal Simek 	debug("%s: Let's check bitstream header\n", __func__);
99d5dae85fSMichal Simek 
100d5dae85fSMichal Simek 	/* Checking that passing bin is not a bitstream */
101d5dae85fSMichal Simek 	for (i = 0; i < ARRAY_SIZE(bin_format); i++) {
102d5dae85fSMichal Simek 		pattern = load_word(&test[i], swap);
103d5dae85fSMichal Simek 
104d5dae85fSMichal Simek 		/*
105d5dae85fSMichal Simek 		 * Bitstreams in binary format are swapped
106d5dae85fSMichal Simek 		 * compare to regular bistream.
107d5dae85fSMichal Simek 		 * Do not swap dummy word but if swap is done assume
108d5dae85fSMichal Simek 		 * that parsing buffer is binary format
109d5dae85fSMichal Simek 		 */
110d5dae85fSMichal Simek 		if ((__swab32(pattern) != DUMMY_WORD) &&
111d5dae85fSMichal Simek 		    (__swab32(pattern) == bin_format[i])) {
112d5dae85fSMichal Simek 			pattern = __swab32(pattern);
113d5dae85fSMichal Simek 			swap = SWAP_DONE;
114d5dae85fSMichal Simek 			debug("%s: data swapped - let's swap\n", __func__);
115d5dae85fSMichal Simek 		}
116d5dae85fSMichal Simek 
117d5dae85fSMichal Simek 		debug("%s: %d/%x: pattern %x/%x bin_format\n", __func__, i,
118d5dae85fSMichal Simek 		      (u32)&test[i], pattern, bin_format[i]);
119d5dae85fSMichal Simek 		if (pattern != bin_format[i]) {
120d5dae85fSMichal Simek 			debug("%s: Bitstream is not recognized\n", __func__);
121d5dae85fSMichal Simek 			return 0;
122d5dae85fSMichal Simek 		}
123d5dae85fSMichal Simek 	}
124d5dae85fSMichal Simek 	debug("%s: Found bitstream header at %x %s swapinng\n", __func__,
125d5dae85fSMichal Simek 	      (u32)buf, swap == SWAP_NO ? "without" : "with");
126d5dae85fSMichal Simek 
127d5dae85fSMichal Simek 	return swap;
128d5dae85fSMichal Simek }
129d5dae85fSMichal Simek 
130d5dae85fSMichal Simek static void *check_data(u8 *buf, size_t bsize, u32 *swap)
131d5dae85fSMichal Simek {
132d5dae85fSMichal Simek 	u32 word, p = 0; /* possition */
133d5dae85fSMichal Simek 
134d5dae85fSMichal Simek 	/* Because buf doesn't need to be aligned let's read it by chars */
135d5dae85fSMichal Simek 	for (p = 0; p < bsize; p++) {
136d5dae85fSMichal Simek 		word = load_word(&buf[p], SWAP_NO);
137d5dae85fSMichal Simek 		debug("%s: word %x %x/%x\n", __func__, word, p, (u32)&buf[p]);
138d5dae85fSMichal Simek 
139d5dae85fSMichal Simek 		/* Find the first bitstream dummy word */
140d5dae85fSMichal Simek 		if (word == DUMMY_WORD) {
141d5dae85fSMichal Simek 			debug("%s: Found dummy word at position %x/%x\n",
142d5dae85fSMichal Simek 			      __func__, p, (u32)&buf[p]);
143d5dae85fSMichal Simek 			*swap = check_header(&buf[p]);
144d5dae85fSMichal Simek 			if (*swap) {
145d5dae85fSMichal Simek 				/* FIXME add full bitstream checking here */
146d5dae85fSMichal Simek 				return &buf[p];
147d5dae85fSMichal Simek 			}
148d5dae85fSMichal Simek 		}
149d5dae85fSMichal Simek 		/* Loop can be huge - support CTRL + C */
150d5dae85fSMichal Simek 		if (ctrlc())
15142a74a08SMichal Simek 			return NULL;
152d5dae85fSMichal Simek 	}
15342a74a08SMichal Simek 	return NULL;
154d5dae85fSMichal Simek }
155d5dae85fSMichal Simek 
156a0735a34SSiva Durga Prasad Paladugu static int zynq_dma_transfer(u32 srcbuf, u32 srclen, u32 dstbuf, u32 dstlen)
157d5dae85fSMichal Simek {
158a0735a34SSiva Durga Prasad Paladugu 	unsigned long ts;
159a0735a34SSiva Durga Prasad Paladugu 	u32 isr_status;
160d5dae85fSMichal Simek 
161a0735a34SSiva Durga Prasad Paladugu 	/* Set up the transfer */
162a0735a34SSiva Durga Prasad Paladugu 	writel((u32)srcbuf, &devcfg_base->dma_src_addr);
163a0735a34SSiva Durga Prasad Paladugu 	writel(dstbuf, &devcfg_base->dma_dst_addr);
164a0735a34SSiva Durga Prasad Paladugu 	writel(srclen, &devcfg_base->dma_src_len);
165a0735a34SSiva Durga Prasad Paladugu 	writel(dstlen, &devcfg_base->dma_dst_len);
166d5dae85fSMichal Simek 
167a0735a34SSiva Durga Prasad Paladugu 	isr_status = readl(&devcfg_base->int_sts);
168d5dae85fSMichal Simek 
169a0735a34SSiva Durga Prasad Paladugu 	/* Polling the PCAP_INIT status for Set */
170a0735a34SSiva Durga Prasad Paladugu 	ts = get_timer(0);
171a0735a34SSiva Durga Prasad Paladugu 	while (!(isr_status & DEVCFG_ISR_DMA_DONE)) {
172a0735a34SSiva Durga Prasad Paladugu 		if (isr_status & DEVCFG_ISR_ERROR_FLAGS_MASK) {
173a0735a34SSiva Durga Prasad Paladugu 			debug("%s: Error: isr = 0x%08X\n", __func__,
174a0735a34SSiva Durga Prasad Paladugu 			      isr_status);
175a0735a34SSiva Durga Prasad Paladugu 			debug("%s: Write count = 0x%08X\n", __func__,
176a0735a34SSiva Durga Prasad Paladugu 			      readl(&devcfg_base->write_count));
177a0735a34SSiva Durga Prasad Paladugu 			debug("%s: Read count = 0x%08X\n", __func__,
178a0735a34SSiva Durga Prasad Paladugu 			      readl(&devcfg_base->read_count));
179a0735a34SSiva Durga Prasad Paladugu 
180d5dae85fSMichal Simek 			return FPGA_FAIL;
181d5dae85fSMichal Simek 		}
182a0735a34SSiva Durga Prasad Paladugu 		if (get_timer(ts) > CONFIG_SYS_FPGA_PROG_TIME) {
183a0735a34SSiva Durga Prasad Paladugu 			printf("%s: Timeout wait for DMA to complete\n",
184c83a35f6SNovasys Ingenierie 			       __func__);
185a0735a34SSiva Durga Prasad Paladugu 			return FPGA_FAIL;
186a0735a34SSiva Durga Prasad Paladugu 		}
187a0735a34SSiva Durga Prasad Paladugu 		isr_status = readl(&devcfg_base->int_sts);
188c83a35f6SNovasys Ingenierie 	}
189c83a35f6SNovasys Ingenierie 
190a0735a34SSiva Durga Prasad Paladugu 	debug("%s: DMA transfer is done\n", __func__);
191d5dae85fSMichal Simek 
192a0735a34SSiva Durga Prasad Paladugu 	/* Clear out the DMA status */
193a0735a34SSiva Durga Prasad Paladugu 	writel(DEVCFG_ISR_DMA_DONE, &devcfg_base->int_sts);
194d5dae85fSMichal Simek 
195a0735a34SSiva Durga Prasad Paladugu 	return FPGA_SUCCESS;
196d5dae85fSMichal Simek }
197d5dae85fSMichal Simek 
1985b815c9cSMichal Simek static int zynq_dma_xfer_init(bitstream_type bstype)
199a0735a34SSiva Durga Prasad Paladugu {
200a0735a34SSiva Durga Prasad Paladugu 	u32 status, control, isr_status;
201a0735a34SSiva Durga Prasad Paladugu 	unsigned long ts;
202a0735a34SSiva Durga Prasad Paladugu 
2035f93227cSSoren Brinkmann 	/* Clear loopback bit */
2045f93227cSSoren Brinkmann 	clrbits_le32(&devcfg_base->mctrl, DEVCFG_MCTRL_PCAP_LPBK);
2055f93227cSSoren Brinkmann 
2065b815c9cSMichal Simek 	if (bstype != BIT_PARTIAL) {
207d5dae85fSMichal Simek 		zynq_slcr_devcfg_disable();
208d5dae85fSMichal Simek 
209d5dae85fSMichal Simek 		/* Setting PCFG_PROG_B signal to high */
210d5dae85fSMichal Simek 		control = readl(&devcfg_base->ctrl);
211d5dae85fSMichal Simek 		writel(control | DEVCFG_CTRL_PCFG_PROG_B, &devcfg_base->ctrl);
212d5dae85fSMichal Simek 		/* Setting PCFG_PROG_B signal to low */
213d5dae85fSMichal Simek 		writel(control & ~DEVCFG_CTRL_PCFG_PROG_B, &devcfg_base->ctrl);
214d5dae85fSMichal Simek 
215d5dae85fSMichal Simek 		/* Polling the PCAP_INIT status for Reset */
216d5dae85fSMichal Simek 		ts = get_timer(0);
217d5dae85fSMichal Simek 		while (readl(&devcfg_base->status) & DEVCFG_STATUS_PCFG_INIT) {
218d5dae85fSMichal Simek 			if (get_timer(ts) > CONFIG_SYS_FPGA_WAIT) {
219d5dae85fSMichal Simek 				printf("%s: Timeout wait for INIT to clear\n",
220d5dae85fSMichal Simek 				       __func__);
221d5dae85fSMichal Simek 				return FPGA_FAIL;
222d5dae85fSMichal Simek 			}
223d5dae85fSMichal Simek 		}
224d5dae85fSMichal Simek 
225d5dae85fSMichal Simek 		/* Setting PCFG_PROG_B signal to high */
226d5dae85fSMichal Simek 		writel(control | DEVCFG_CTRL_PCFG_PROG_B, &devcfg_base->ctrl);
227d5dae85fSMichal Simek 
228d5dae85fSMichal Simek 		/* Polling the PCAP_INIT status for Set */
229d5dae85fSMichal Simek 		ts = get_timer(0);
230d5dae85fSMichal Simek 		while (!(readl(&devcfg_base->status) &
231d5dae85fSMichal Simek 			DEVCFG_STATUS_PCFG_INIT)) {
232d5dae85fSMichal Simek 			if (get_timer(ts) > CONFIG_SYS_FPGA_WAIT) {
233d5dae85fSMichal Simek 				printf("%s: Timeout wait for INIT to set\n",
234d5dae85fSMichal Simek 				       __func__);
235d5dae85fSMichal Simek 				return FPGA_FAIL;
236d5dae85fSMichal Simek 			}
237d5dae85fSMichal Simek 		}
238d5dae85fSMichal Simek 	}
239d5dae85fSMichal Simek 
240d5dae85fSMichal Simek 	isr_status = readl(&devcfg_base->int_sts);
241d5dae85fSMichal Simek 
242d5dae85fSMichal Simek 	/* Clear it all, so if Boot ROM comes back, it can proceed */
243d5dae85fSMichal Simek 	writel(0xFFFFFFFF, &devcfg_base->int_sts);
244d5dae85fSMichal Simek 
245d5dae85fSMichal Simek 	if (isr_status & DEVCFG_ISR_FATAL_ERROR_MASK) {
246d5dae85fSMichal Simek 		debug("%s: Fatal errors in PCAP 0x%X\n", __func__, isr_status);
247d5dae85fSMichal Simek 
248d5dae85fSMichal Simek 		/* If RX FIFO overflow, need to flush RX FIFO first */
249d5dae85fSMichal Simek 		if (isr_status & DEVCFG_ISR_RX_FIFO_OV) {
250d5dae85fSMichal Simek 			writel(DEVCFG_MCTRL_RFIFO_FLUSH, &devcfg_base->mctrl);
251d5dae85fSMichal Simek 			writel(0xFFFFFFFF, &devcfg_base->int_sts);
252d5dae85fSMichal Simek 		}
253d5dae85fSMichal Simek 		return FPGA_FAIL;
254d5dae85fSMichal Simek 	}
255d5dae85fSMichal Simek 
256d5dae85fSMichal Simek 	status = readl(&devcfg_base->status);
257d5dae85fSMichal Simek 
258d5dae85fSMichal Simek 	debug("%s: Status = 0x%08X\n", __func__, status);
259d5dae85fSMichal Simek 
260d5dae85fSMichal Simek 	if (status & DEVCFG_STATUS_DMA_CMD_Q_F) {
261d5dae85fSMichal Simek 		debug("%s: Error: device busy\n", __func__);
262d5dae85fSMichal Simek 		return FPGA_FAIL;
263d5dae85fSMichal Simek 	}
264d5dae85fSMichal Simek 
265d5dae85fSMichal Simek 	debug("%s: Device ready\n", __func__);
266d5dae85fSMichal Simek 
267d5dae85fSMichal Simek 	if (!(status & DEVCFG_STATUS_DMA_CMD_Q_E)) {
268d5dae85fSMichal Simek 		if (!(readl(&devcfg_base->int_sts) & DEVCFG_ISR_DMA_DONE)) {
269d5dae85fSMichal Simek 			/* Error state, transfer cannot occur */
270d5dae85fSMichal Simek 			debug("%s: ISR indicates error\n", __func__);
271d5dae85fSMichal Simek 			return FPGA_FAIL;
272d5dae85fSMichal Simek 		} else {
273d5dae85fSMichal Simek 			/* Clear out the status */
274d5dae85fSMichal Simek 			writel(DEVCFG_ISR_DMA_DONE, &devcfg_base->int_sts);
275d5dae85fSMichal Simek 		}
276d5dae85fSMichal Simek 	}
277d5dae85fSMichal Simek 
278d5dae85fSMichal Simek 	if (status & DEVCFG_STATUS_DMA_DONE_CNT_MASK) {
279d5dae85fSMichal Simek 		/* Clear the count of completed DMA transfers */
280d5dae85fSMichal Simek 		writel(DEVCFG_STATUS_DMA_DONE_CNT_MASK, &devcfg_base->status);
281d5dae85fSMichal Simek 	}
282d5dae85fSMichal Simek 
283a0735a34SSiva Durga Prasad Paladugu 	return FPGA_SUCCESS;
284a0735a34SSiva Durga Prasad Paladugu }
285a0735a34SSiva Durga Prasad Paladugu 
286a0735a34SSiva Durga Prasad Paladugu static u32 *zynq_align_dma_buffer(u32 *buf, u32 len, u32 swap)
287a0735a34SSiva Durga Prasad Paladugu {
288a0735a34SSiva Durga Prasad Paladugu 	u32 *new_buf;
289a0735a34SSiva Durga Prasad Paladugu 	u32 i;
290a0735a34SSiva Durga Prasad Paladugu 
291a0735a34SSiva Durga Prasad Paladugu 	if ((u32)buf != ALIGN((u32)buf, ARCH_DMA_MINALIGN)) {
292a0735a34SSiva Durga Prasad Paladugu 		new_buf = (u32 *)ALIGN((u32)buf, ARCH_DMA_MINALIGN);
293a0735a34SSiva Durga Prasad Paladugu 
294a0735a34SSiva Durga Prasad Paladugu 		/*
295a0735a34SSiva Durga Prasad Paladugu 		 * This might be dangerous but permits to flash if
296a0735a34SSiva Durga Prasad Paladugu 		 * ARCH_DMA_MINALIGN is greater than header size
297a0735a34SSiva Durga Prasad Paladugu 		 */
298a0735a34SSiva Durga Prasad Paladugu 		if (new_buf > buf) {
299a0735a34SSiva Durga Prasad Paladugu 			debug("%s: Aligned buffer is after buffer start\n",
300a0735a34SSiva Durga Prasad Paladugu 			      __func__);
301a0735a34SSiva Durga Prasad Paladugu 			new_buf -= ARCH_DMA_MINALIGN;
302a0735a34SSiva Durga Prasad Paladugu 		}
303a0735a34SSiva Durga Prasad Paladugu 		printf("%s: Align buffer at %x to %x(swap %d)\n", __func__,
304a0735a34SSiva Durga Prasad Paladugu 		       (u32)buf, (u32)new_buf, swap);
305a0735a34SSiva Durga Prasad Paladugu 
306a0735a34SSiva Durga Prasad Paladugu 		for (i = 0; i < (len/4); i++)
307a0735a34SSiva Durga Prasad Paladugu 			new_buf[i] = load_word(&buf[i], swap);
308a0735a34SSiva Durga Prasad Paladugu 
309a0735a34SSiva Durga Prasad Paladugu 		buf = new_buf;
310a0735a34SSiva Durga Prasad Paladugu 	} else if (swap != SWAP_DONE) {
311a0735a34SSiva Durga Prasad Paladugu 		/* For bitstream which are aligned */
312a0735a34SSiva Durga Prasad Paladugu 		u32 *new_buf = (u32 *)buf;
313a0735a34SSiva Durga Prasad Paladugu 
314a0735a34SSiva Durga Prasad Paladugu 		printf("%s: Bitstream is not swapped(%d) - swap it\n", __func__,
315a0735a34SSiva Durga Prasad Paladugu 		       swap);
316a0735a34SSiva Durga Prasad Paladugu 
317a0735a34SSiva Durga Prasad Paladugu 		for (i = 0; i < (len/4); i++)
318a0735a34SSiva Durga Prasad Paladugu 			new_buf[i] = load_word(&buf[i], swap);
319a0735a34SSiva Durga Prasad Paladugu 	}
320a0735a34SSiva Durga Prasad Paladugu 
321a0735a34SSiva Durga Prasad Paladugu 	return buf;
322a0735a34SSiva Durga Prasad Paladugu }
323a0735a34SSiva Durga Prasad Paladugu 
32431081859SSiva Durga Prasad Paladugu static int zynq_validate_bitstream(xilinx_desc *desc, const void *buf,
32531081859SSiva Durga Prasad Paladugu 				   size_t bsize, u32 blocksize, u32 *swap,
3265b815c9cSMichal Simek 				   bitstream_type *bstype)
327a0735a34SSiva Durga Prasad Paladugu {
328a0735a34SSiva Durga Prasad Paladugu 	u32 *buf_start;
32931081859SSiva Durga Prasad Paladugu 	u32 diff;
330a0735a34SSiva Durga Prasad Paladugu 
33131081859SSiva Durga Prasad Paladugu 	buf_start = check_data((u8 *)buf, blocksize, swap);
332a0735a34SSiva Durga Prasad Paladugu 
333a0735a34SSiva Durga Prasad Paladugu 	if (!buf_start)
334a0735a34SSiva Durga Prasad Paladugu 		return FPGA_FAIL;
335a0735a34SSiva Durga Prasad Paladugu 
336a0735a34SSiva Durga Prasad Paladugu 	/* Check if data is postpone from start */
337a0735a34SSiva Durga Prasad Paladugu 	diff = (u32)buf_start - (u32)buf;
338a0735a34SSiva Durga Prasad Paladugu 	if (diff) {
339a0735a34SSiva Durga Prasad Paladugu 		printf("%s: Bitstream is not validated yet (diff %x)\n",
340a0735a34SSiva Durga Prasad Paladugu 		       __func__, diff);
341a0735a34SSiva Durga Prasad Paladugu 		return FPGA_FAIL;
342a0735a34SSiva Durga Prasad Paladugu 	}
343a0735a34SSiva Durga Prasad Paladugu 
344a0735a34SSiva Durga Prasad Paladugu 	if ((u32)buf < SZ_1M) {
345a0735a34SSiva Durga Prasad Paladugu 		printf("%s: Bitstream has to be placed up to 1MB (%x)\n",
346a0735a34SSiva Durga Prasad Paladugu 		       __func__, (u32)buf);
347a0735a34SSiva Durga Prasad Paladugu 		return FPGA_FAIL;
348a0735a34SSiva Durga Prasad Paladugu 	}
349a0735a34SSiva Durga Prasad Paladugu 
3505b815c9cSMichal Simek 	if (zynq_dma_xfer_init(*bstype))
35131081859SSiva Durga Prasad Paladugu 		return FPGA_FAIL;
35231081859SSiva Durga Prasad Paladugu 
35331081859SSiva Durga Prasad Paladugu 	return 0;
35431081859SSiva Durga Prasad Paladugu }
35531081859SSiva Durga Prasad Paladugu 
3567a78bd26SMichal Simek static int zynq_load(xilinx_desc *desc, const void *buf, size_t bsize,
3577a78bd26SMichal Simek 		     bitstream_type bstype)
35831081859SSiva Durga Prasad Paladugu {
35931081859SSiva Durga Prasad Paladugu 	unsigned long ts; /* Timestamp */
36031081859SSiva Durga Prasad Paladugu 	u32 isr_status, swap;
36131081859SSiva Durga Prasad Paladugu 
36231081859SSiva Durga Prasad Paladugu 	/*
36331081859SSiva Durga Prasad Paladugu 	 * send bsize inplace of blocksize as it was not a bitstream
36431081859SSiva Durga Prasad Paladugu 	 * in chunks
36531081859SSiva Durga Prasad Paladugu 	 */
36631081859SSiva Durga Prasad Paladugu 	if (zynq_validate_bitstream(desc, buf, bsize, bsize, &swap,
3675b815c9cSMichal Simek 				    &bstype))
368a0735a34SSiva Durga Prasad Paladugu 		return FPGA_FAIL;
369a0735a34SSiva Durga Prasad Paladugu 
370a0735a34SSiva Durga Prasad Paladugu 	buf = zynq_align_dma_buffer((u32 *)buf, bsize, swap);
371a0735a34SSiva Durga Prasad Paladugu 
372d5dae85fSMichal Simek 	debug("%s: Source = 0x%08X\n", __func__, (u32)buf);
373d5dae85fSMichal Simek 	debug("%s: Size = %zu\n", __func__, bsize);
374d5dae85fSMichal Simek 
375ec4b73f0SJagannadha Sutradharudu Teki 	/* flush(clean & invalidate) d-cache range buf */
376ec4b73f0SJagannadha Sutradharudu Teki 	flush_dcache_range((u32)buf, (u32)buf +
377ec4b73f0SJagannadha Sutradharudu Teki 			   roundup(bsize, ARCH_DMA_MINALIGN));
378ec4b73f0SJagannadha Sutradharudu Teki 
379a0735a34SSiva Durga Prasad Paladugu 	if (zynq_dma_transfer((u32)buf | 1, bsize >> 2, 0xffffffff, 0))
380a0735a34SSiva Durga Prasad Paladugu 		return FPGA_FAIL;
381d5dae85fSMichal Simek 
382d5dae85fSMichal Simek 	isr_status = readl(&devcfg_base->int_sts);
383d5dae85fSMichal Simek 	/* Check FPGA configuration completion */
384d5dae85fSMichal Simek 	ts = get_timer(0);
385d5dae85fSMichal Simek 	while (!(isr_status & DEVCFG_ISR_PCFG_DONE)) {
386d5dae85fSMichal Simek 		if (get_timer(ts) > CONFIG_SYS_FPGA_WAIT) {
387d5dae85fSMichal Simek 			printf("%s: Timeout wait for FPGA to config\n",
388d5dae85fSMichal Simek 			       __func__);
389d5dae85fSMichal Simek 			return FPGA_FAIL;
390d5dae85fSMichal Simek 		}
391d5dae85fSMichal Simek 		isr_status = readl(&devcfg_base->int_sts);
392d5dae85fSMichal Simek 	}
393d5dae85fSMichal Simek 
394d5dae85fSMichal Simek 	debug("%s: FPGA config done\n", __func__);
395d5dae85fSMichal Simek 
3965b815c9cSMichal Simek 	if (bstype != BIT_PARTIAL)
397d5dae85fSMichal Simek 		zynq_slcr_devcfg_enable();
398d5dae85fSMichal Simek 
399d5dae85fSMichal Simek 	return FPGA_SUCCESS;
400d5dae85fSMichal Simek }
401d5dae85fSMichal Simek 
4021a897668SSiva Durga Prasad Paladugu #if defined(CONFIG_CMD_FPGA_LOADFS)
4031a897668SSiva Durga Prasad Paladugu static int zynq_loadfs(xilinx_desc *desc, const void *buf, size_t bsize,
4041a897668SSiva Durga Prasad Paladugu 		       fpga_fs_info *fsinfo)
4051a897668SSiva Durga Prasad Paladugu {
4061a897668SSiva Durga Prasad Paladugu 	unsigned long ts; /* Timestamp */
4071a897668SSiva Durga Prasad Paladugu 	u32 isr_status, swap;
4081a897668SSiva Durga Prasad Paladugu 	u32 partialbit = 0;
409*d455d878SSuriyan Ramasami 	loff_t blocksize, actread;
410*d455d878SSuriyan Ramasami 	loff_t pos = 0;
4111a897668SSiva Durga Prasad Paladugu 	int fstype;
4121a897668SSiva Durga Prasad Paladugu 	char *interface, *dev_part, *filename;
4131a897668SSiva Durga Prasad Paladugu 
4141a897668SSiva Durga Prasad Paladugu 	blocksize = fsinfo->blocksize;
4151a897668SSiva Durga Prasad Paladugu 	interface = fsinfo->interface;
4161a897668SSiva Durga Prasad Paladugu 	dev_part = fsinfo->dev_part;
4171a897668SSiva Durga Prasad Paladugu 	filename = fsinfo->filename;
4181a897668SSiva Durga Prasad Paladugu 	fstype = fsinfo->fstype;
4191a897668SSiva Durga Prasad Paladugu 
4201a897668SSiva Durga Prasad Paladugu 	if (fs_set_blk_dev(interface, dev_part, fstype))
4211a897668SSiva Durga Prasad Paladugu 		return FPGA_FAIL;
4221a897668SSiva Durga Prasad Paladugu 
423*d455d878SSuriyan Ramasami 	if (fs_read(filename, (u32) buf, pos, blocksize, &actread) < 0)
4241a897668SSiva Durga Prasad Paladugu 		return FPGA_FAIL;
4251a897668SSiva Durga Prasad Paladugu 
4261a897668SSiva Durga Prasad Paladugu 	if (zynq_validate_bitstream(desc, buf, bsize, blocksize, &swap,
4271a897668SSiva Durga Prasad Paladugu 				    &partialbit))
4281a897668SSiva Durga Prasad Paladugu 		return FPGA_FAIL;
4291a897668SSiva Durga Prasad Paladugu 
4301a897668SSiva Durga Prasad Paladugu 	dcache_disable();
4311a897668SSiva Durga Prasad Paladugu 
4321a897668SSiva Durga Prasad Paladugu 	do {
4331a897668SSiva Durga Prasad Paladugu 		buf = zynq_align_dma_buffer((u32 *)buf, blocksize, swap);
4341a897668SSiva Durga Prasad Paladugu 
4351a897668SSiva Durga Prasad Paladugu 		if (zynq_dma_transfer((u32)buf | 1, blocksize >> 2,
4361a897668SSiva Durga Prasad Paladugu 				      0xffffffff, 0))
4371a897668SSiva Durga Prasad Paladugu 			return FPGA_FAIL;
4381a897668SSiva Durga Prasad Paladugu 
4391a897668SSiva Durga Prasad Paladugu 		bsize -= blocksize;
4401a897668SSiva Durga Prasad Paladugu 		pos   += blocksize;
4411a897668SSiva Durga Prasad Paladugu 
4421a897668SSiva Durga Prasad Paladugu 		if (fs_set_blk_dev(interface, dev_part, fstype))
4431a897668SSiva Durga Prasad Paladugu 			return FPGA_FAIL;
4441a897668SSiva Durga Prasad Paladugu 
4451a897668SSiva Durga Prasad Paladugu 		if (bsize > blocksize) {
446*d455d878SSuriyan Ramasami 			if (fs_read(filename, (u32) buf, pos, blocksize, &actread) < 0)
4471a897668SSiva Durga Prasad Paladugu 				return FPGA_FAIL;
4481a897668SSiva Durga Prasad Paladugu 		} else {
449*d455d878SSuriyan Ramasami 			if (fs_read(filename, (u32) buf, pos, bsize, &actread) < 0)
4501a897668SSiva Durga Prasad Paladugu 				return FPGA_FAIL;
4511a897668SSiva Durga Prasad Paladugu 		}
4521a897668SSiva Durga Prasad Paladugu 	} while (bsize > blocksize);
4531a897668SSiva Durga Prasad Paladugu 
4541a897668SSiva Durga Prasad Paladugu 	buf = zynq_align_dma_buffer((u32 *)buf, blocksize, swap);
4551a897668SSiva Durga Prasad Paladugu 
4561a897668SSiva Durga Prasad Paladugu 	if (zynq_dma_transfer((u32)buf | 1, bsize >> 2, 0xffffffff, 0))
4571a897668SSiva Durga Prasad Paladugu 		return FPGA_FAIL;
4581a897668SSiva Durga Prasad Paladugu 
4591a897668SSiva Durga Prasad Paladugu 	dcache_enable();
4601a897668SSiva Durga Prasad Paladugu 
4611a897668SSiva Durga Prasad Paladugu 	isr_status = readl(&devcfg_base->int_sts);
4621a897668SSiva Durga Prasad Paladugu 
4631a897668SSiva Durga Prasad Paladugu 	/* Check FPGA configuration completion */
4641a897668SSiva Durga Prasad Paladugu 	ts = get_timer(0);
4651a897668SSiva Durga Prasad Paladugu 	while (!(isr_status & DEVCFG_ISR_PCFG_DONE)) {
4661a897668SSiva Durga Prasad Paladugu 		if (get_timer(ts) > CONFIG_SYS_FPGA_WAIT) {
4671a897668SSiva Durga Prasad Paladugu 			printf("%s: Timeout wait for FPGA to config\n",
4681a897668SSiva Durga Prasad Paladugu 			       __func__);
4691a897668SSiva Durga Prasad Paladugu 			return FPGA_FAIL;
4701a897668SSiva Durga Prasad Paladugu 		}
4711a897668SSiva Durga Prasad Paladugu 		isr_status = readl(&devcfg_base->int_sts);
4721a897668SSiva Durga Prasad Paladugu 	}
4731a897668SSiva Durga Prasad Paladugu 
4741a897668SSiva Durga Prasad Paladugu 	debug("%s: FPGA config done\n", __func__);
4751a897668SSiva Durga Prasad Paladugu 
4761a897668SSiva Durga Prasad Paladugu 	if (!partialbit)
4771a897668SSiva Durga Prasad Paladugu 		zynq_slcr_devcfg_enable();
4781a897668SSiva Durga Prasad Paladugu 
4791a897668SSiva Durga Prasad Paladugu 	return FPGA_SUCCESS;
4801a897668SSiva Durga Prasad Paladugu }
4811a897668SSiva Durga Prasad Paladugu #endif
4821a897668SSiva Durga Prasad Paladugu 
48314cfc4f3SMichal Simek static int zynq_dump(xilinx_desc *desc, const void *buf, size_t bsize)
484d5dae85fSMichal Simek {
485d5dae85fSMichal Simek 	return FPGA_FAIL;
486d5dae85fSMichal Simek }
48714cfc4f3SMichal Simek 
48814cfc4f3SMichal Simek struct xilinx_fpga_op zynq_op = {
48914cfc4f3SMichal Simek 	.load = zynq_load,
4901a897668SSiva Durga Prasad Paladugu #if defined(CONFIG_CMD_FPGA_LOADFS)
4911a897668SSiva Durga Prasad Paladugu 	.loadfs = zynq_loadfs,
4921a897668SSiva Durga Prasad Paladugu #endif
49314cfc4f3SMichal Simek 	.dump = zynq_dump,
49414cfc4f3SMichal Simek 	.info = zynq_info,
49514cfc4f3SMichal Simek };
496