1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0 */
2ff9112dfSStefan Roese /*
3ff9112dfSStefan Roese  * Copyright (C) Marvell International Ltd. and its affiliates
4ff9112dfSStefan Roese  */
5ff9112dfSStefan Roese 
6ff9112dfSStefan Roese #ifndef __DDR3_INIT_H
7ff9112dfSStefan Roese #define __DDR3_INIT_H
8ff9112dfSStefan Roese 
9ff9112dfSStefan Roese /*
10ff9112dfSStefan Roese  * Debug
11ff9112dfSStefan Roese  */
12ff9112dfSStefan Roese 
13ff9112dfSStefan Roese /*
14ff9112dfSStefan Roese  * MV_DEBUG_INIT need to be defines, otherwise the output of the
15ff9112dfSStefan Roese  * DDR2 training code is not complete and misleading
16ff9112dfSStefan Roese  */
17ff9112dfSStefan Roese #define MV_DEBUG_INIT
18ff9112dfSStefan Roese 
19ff9112dfSStefan Roese #ifdef MV_DEBUG_INIT
20ff9112dfSStefan Roese #define DEBUG_INIT_S(s)			puts(s)
21ff9112dfSStefan Roese #define DEBUG_INIT_D(d, l)		printf("%x", d)
22ff9112dfSStefan Roese #define DEBUG_INIT_D_10(d, l)		printf("%d", d)
23ff9112dfSStefan Roese #else
24ff9112dfSStefan Roese #define DEBUG_INIT_S(s)
25ff9112dfSStefan Roese #define DEBUG_INIT_D(d, l)
26ff9112dfSStefan Roese #define DEBUG_INIT_D_10(d, l)
27ff9112dfSStefan Roese #endif
28ff9112dfSStefan Roese 
29ff9112dfSStefan Roese #ifdef MV_DEBUG_INIT_FULL
30ff9112dfSStefan Roese #define DEBUG_INIT_FULL_S(s)		puts(s)
31ff9112dfSStefan Roese #define DEBUG_INIT_FULL_D(d, l)		printf("%x", d)
32ff9112dfSStefan Roese #define DEBUG_INIT_FULL_D_10(d, l)	printf("%d", d)
33ff9112dfSStefan Roese #define DEBUG_WR_REG(reg, val) \
34ff9112dfSStefan Roese 	{ DEBUG_INIT_S("Write Reg: 0x"); DEBUG_INIT_D((reg), 8); \
35ff9112dfSStefan Roese 	  DEBUG_INIT_S("= "); DEBUG_INIT_D((val), 8); DEBUG_INIT_S("\n"); }
36ff9112dfSStefan Roese #define DEBUG_RD_REG(reg, val) \
37ff9112dfSStefan Roese 	{ DEBUG_INIT_S("Read  Reg: 0x"); DEBUG_INIT_D((reg), 8); \
38ff9112dfSStefan Roese 	  DEBUG_INIT_S("= "); DEBUG_INIT_D((val), 8); DEBUG_INIT_S("\n"); }
39ff9112dfSStefan Roese #else
40ff9112dfSStefan Roese #define DEBUG_INIT_FULL_S(s)
41ff9112dfSStefan Roese #define DEBUG_INIT_FULL_D(d, l)
42ff9112dfSStefan Roese #define DEBUG_INIT_FULL_D_10(d, l)
43ff9112dfSStefan Roese #define DEBUG_WR_REG(reg, val)
44ff9112dfSStefan Roese #define DEBUG_RD_REG(reg, val)
45ff9112dfSStefan Roese #endif
46ff9112dfSStefan Roese 
47ff9112dfSStefan Roese #define DEBUG_INIT_FULL_C(s, d, l) \
48ff9112dfSStefan Roese 	{ DEBUG_INIT_FULL_S(s); DEBUG_INIT_FULL_D(d, l); DEBUG_INIT_FULL_S("\n"); }
49ff9112dfSStefan Roese #define DEBUG_INIT_C(s, d, l) \
50ff9112dfSStefan Roese 	{ DEBUG_INIT_S(s); DEBUG_INIT_D(d, l); DEBUG_INIT_S("\n"); }
51ff9112dfSStefan Roese 
52ff9112dfSStefan Roese #define MV_MBUS_REGS_OFFSET                 (0x20000)
53ff9112dfSStefan Roese 
54ff9112dfSStefan Roese #include "ddr3_hw_training.h"
55ff9112dfSStefan Roese 
56ff9112dfSStefan Roese #define MAX_DIMM_NUM			2
57ff9112dfSStefan Roese #define SPD_SIZE			128
58ff9112dfSStefan Roese 
59ff9112dfSStefan Roese #ifdef MV88F78X60
60ff9112dfSStefan Roese #include "ddr3_axp.h"
61ff9112dfSStefan Roese #elif defined(MV88F67XX)
62ff9112dfSStefan Roese #include "ddr3_a370.h"
63ff9112dfSStefan Roese #elif defined(MV88F672X)
64ff9112dfSStefan Roese #include "ddr3_a375.h"
65ff9112dfSStefan Roese #endif
66ff9112dfSStefan Roese 
67ff9112dfSStefan Roese /* DRR training Error codes */
68ff9112dfSStefan Roese /* Stage 0 errors */
69ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_BAD_SAR			0xDD300001
70ff9112dfSStefan Roese /* Stage 1 errors */
71ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_TWSI_FAIL			0xDD301001
72ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_DIMM_TYPE_NO_MATCH		0xDD301001
73ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_TWSI_BAD_TYPE		0xDD301003
74ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_BUS_WIDTH_NOT_MATCH	0xDD301004
75ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_BAD_DIMM_SETUP		0xDD301005
76ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_MAX_CS_LIMIT		0xDD301006
77ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_MAX_ENA_CS_LIMIT		0xDD301007
78ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_BAD_R_DIMM_SETUP		0xDD301008
79ff9112dfSStefan Roese /* Stage 2 errors */
80ff9112dfSStefan Roese #define MV_DDR3_TRAINING_ERR_HW_FAIL_BASE		0xDD302000
81ff9112dfSStefan Roese 
82ff9112dfSStefan Roese typedef enum config_type {
83ff9112dfSStefan Roese 	CONFIG_ECC,
84ff9112dfSStefan Roese 	CONFIG_MULTI_CS,
85ff9112dfSStefan Roese 	CONFIG_BUS_WIDTH
86ff9112dfSStefan Roese } MV_CONFIG_TYPE;
87ff9112dfSStefan Roese 
88ff9112dfSStefan Roese enum log_level  {
89ff9112dfSStefan Roese 	MV_LOG_LEVEL_0,
90ff9112dfSStefan Roese 	MV_LOG_LEVEL_1,
91ff9112dfSStefan Roese 	MV_LOG_LEVEL_2,
92ff9112dfSStefan Roese 	MV_LOG_LEVEL_3
93ff9112dfSStefan Roese };
94ff9112dfSStefan Roese 
95ff9112dfSStefan Roese int ddr3_hw_training(u32 target_freq, u32 ddr_width,
96ff9112dfSStefan Roese 		     int xor_bypass, u32 scrub_offs, u32 scrub_size,
97ff9112dfSStefan Roese 		     int dqs_clk_aligned, int debug_mode, int reg_dimm_skip_wl);
98ff9112dfSStefan Roese 
99ff9112dfSStefan Roese void ddr3_print_version(void);
100ff9112dfSStefan Roese void fix_pll_val(u8 target_fab);
101ff9112dfSStefan Roese u8 ddr3_get_eprom_fabric(void);
102ff9112dfSStefan Roese u32 ddr3_get_fab_opt(void);
103ff9112dfSStefan Roese u32 ddr3_get_cpu_freq(void);
104ff9112dfSStefan Roese u32 ddr3_get_vco_freq(void);
105ff9112dfSStefan Roese int ddr3_check_config(u32 addr, MV_CONFIG_TYPE config_type);
106ff9112dfSStefan Roese u32 ddr3_get_static_mc_value(u32 reg_addr, u32 offset1, u32 mask1, u32 offset2,
107ff9112dfSStefan Roese 			     u32 mask2);
108ff9112dfSStefan Roese u32 ddr3_cl_to_valid_cl(u32 cl);
109ff9112dfSStefan Roese u32 ddr3_valid_cl_to_cl(u32 ui_valid_cl);
110ff9112dfSStefan Roese u32 ddr3_get_cs_num_from_reg(void);
111ff9112dfSStefan Roese u32 ddr3_get_cs_ena_from_reg(void);
112ff9112dfSStefan Roese u8 mv_ctrl_rev_get(void);
113ff9112dfSStefan Roese 
114ff9112dfSStefan Roese u32 ddr3_get_log_level(void);
115ff9112dfSStefan Roese 
116ff9112dfSStefan Roese /* SPD */
117ff9112dfSStefan Roese int ddr3_dunit_setup(u32 ecc_ena, u32 hclk_time, u32 *ddr_width);
118ff9112dfSStefan Roese 
119ff9112dfSStefan Roese /*
120ff9112dfSStefan Roese  * Accessor functions for the registers
121ff9112dfSStefan Roese  */
reg_write(u32 addr,u32 val)122ff9112dfSStefan Roese static inline void reg_write(u32 addr, u32 val)
123ff9112dfSStefan Roese {
124ff9112dfSStefan Roese 	writel(val, INTER_REGS_BASE + addr);
125ff9112dfSStefan Roese }
126ff9112dfSStefan Roese 
reg_read(u32 addr)127ff9112dfSStefan Roese static inline u32 reg_read(u32 addr)
128ff9112dfSStefan Roese {
129ff9112dfSStefan Roese 	return readl(INTER_REGS_BASE + addr);
130ff9112dfSStefan Roese }
131ff9112dfSStefan Roese 
reg_bit_set(u32 addr,u32 mask)132ff9112dfSStefan Roese static inline void reg_bit_set(u32 addr, u32 mask)
133ff9112dfSStefan Roese {
134ff9112dfSStefan Roese 	setbits_le32(INTER_REGS_BASE + addr, mask);
135ff9112dfSStefan Roese }
136ff9112dfSStefan Roese 
reg_bit_clr(u32 addr,u32 mask)137ff9112dfSStefan Roese static inline void reg_bit_clr(u32 addr, u32 mask)
138ff9112dfSStefan Roese {
139ff9112dfSStefan Roese 	clrbits_le32(INTER_REGS_BASE + addr, mask);
140ff9112dfSStefan Roese }
141ff9112dfSStefan Roese 
142ff9112dfSStefan Roese #endif /* __DDR3_INIT_H */
143