1*2b4ffbf6SChris Packham /* SPDX-License-Identifier: GPL-2.0 */
2*2b4ffbf6SChris Packham /*
3*2b4ffbf6SChris Packham  * Copyright (C) Marvell International Ltd. and its affiliates
4*2b4ffbf6SChris Packham  */
5*2b4ffbf6SChris Packham 
6*2b4ffbf6SChris Packham #ifndef _DDR_ML_WRAPPER_H
7*2b4ffbf6SChris Packham #define _DDR_ML_WRAPPER_H
8*2b4ffbf6SChris Packham 
9*2b4ffbf6SChris Packham #include <common.h>
10*2b4ffbf6SChris Packham #include <i2c.h>
11*2b4ffbf6SChris Packham #include <spl.h>
12*2b4ffbf6SChris Packham #include <asm/io.h>
13*2b4ffbf6SChris Packham #include <asm/arch/cpu.h>
14*2b4ffbf6SChris Packham #include <asm/arch/soc.h>
15*2b4ffbf6SChris Packham 
16*2b4ffbf6SChris Packham #if defined(CONFIG_ARMADA_38X) || defined(CONFIG_ARMADA_39X)
17*2b4ffbf6SChris Packham #define INTER_REGS_BASE	SOC_REGS_PHY_BASE
18*2b4ffbf6SChris Packham #endif
19*2b4ffbf6SChris Packham 
20*2b4ffbf6SChris Packham /*
21*2b4ffbf6SChris Packham  * MV_DEBUG_INIT need to be defines, otherwise the output of the
22*2b4ffbf6SChris Packham  * DDR2 training code is not complete and misleading
23*2b4ffbf6SChris Packham  */
24*2b4ffbf6SChris Packham #define MV_DEBUG_INIT
25*2b4ffbf6SChris Packham 
26*2b4ffbf6SChris Packham #ifdef MV_DEBUG_INIT
27*2b4ffbf6SChris Packham #define DEBUG_INIT_S(s)			puts(s)
28*2b4ffbf6SChris Packham #define DEBUG_INIT_D(d, l)		printf("%x", d)
29*2b4ffbf6SChris Packham #define DEBUG_INIT_D_10(d, l)		printf("%d", d)
30*2b4ffbf6SChris Packham #else
31*2b4ffbf6SChris Packham #define DEBUG_INIT_S(s)
32*2b4ffbf6SChris Packham #define DEBUG_INIT_D(d, l)
33*2b4ffbf6SChris Packham #define DEBUG_INIT_D_10(d, l)
34*2b4ffbf6SChris Packham #endif
35*2b4ffbf6SChris Packham 
36*2b4ffbf6SChris Packham #ifdef MV_DEBUG_INIT_FULL
37*2b4ffbf6SChris Packham #define DEBUG_INIT_FULL_S(s)		puts(s)
38*2b4ffbf6SChris Packham #define DEBUG_INIT_FULL_D(d, l)		printf("%x", d)
39*2b4ffbf6SChris Packham #define DEBUG_INIT_FULL_D_10(d, l)	printf("%d", d)
40*2b4ffbf6SChris Packham #define DEBUG_WR_REG(reg, val) \
41*2b4ffbf6SChris Packham 	{ DEBUG_INIT_S("Write Reg: 0x"); DEBUG_INIT_D((reg), 8); \
42*2b4ffbf6SChris Packham 	  DEBUG_INIT_S("= "); DEBUG_INIT_D((val), 8); DEBUG_INIT_S("\n"); }
43*2b4ffbf6SChris Packham #define DEBUG_RD_REG(reg, val) \
44*2b4ffbf6SChris Packham 	{ DEBUG_INIT_S("Read  Reg: 0x"); DEBUG_INIT_D((reg), 8); \
45*2b4ffbf6SChris Packham 	  DEBUG_INIT_S("= "); DEBUG_INIT_D((val), 8); DEBUG_INIT_S("\n"); }
46*2b4ffbf6SChris Packham #else
47*2b4ffbf6SChris Packham #define DEBUG_INIT_FULL_S(s)
48*2b4ffbf6SChris Packham #define DEBUG_INIT_FULL_D(d, l)
49*2b4ffbf6SChris Packham #define DEBUG_INIT_FULL_D_10(d, l)
50*2b4ffbf6SChris Packham #define DEBUG_WR_REG(reg, val)
51*2b4ffbf6SChris Packham #define DEBUG_RD_REG(reg, val)
52*2b4ffbf6SChris Packham #endif
53*2b4ffbf6SChris Packham 
54*2b4ffbf6SChris Packham #define DEBUG_INIT_FULL_C(s, d, l)			\
55*2b4ffbf6SChris Packham 	{ DEBUG_INIT_FULL_S(s);				\
56*2b4ffbf6SChris Packham 	  DEBUG_INIT_FULL_D(d, l);			\
57*2b4ffbf6SChris Packham 	  DEBUG_INIT_FULL_S("\n"); }
58*2b4ffbf6SChris Packham #define DEBUG_INIT_C(s, d, l) \
59*2b4ffbf6SChris Packham 	{ DEBUG_INIT_S(s); DEBUG_INIT_D(d, l); DEBUG_INIT_S("\n"); }
60*2b4ffbf6SChris Packham 
61*2b4ffbf6SChris Packham /*
62*2b4ffbf6SChris Packham  * Debug (Enable/Disable modules) and Error report
63*2b4ffbf6SChris Packham  */
64*2b4ffbf6SChris Packham 
65*2b4ffbf6SChris Packham #ifdef BASIC_DEBUG
66*2b4ffbf6SChris Packham #define MV_DEBUG_WL
67*2b4ffbf6SChris Packham #define MV_DEBUG_RL
68*2b4ffbf6SChris Packham #define MV_DEBUG_DQS_RESULTS
69*2b4ffbf6SChris Packham #endif
70*2b4ffbf6SChris Packham 
71*2b4ffbf6SChris Packham #ifdef FULL_DEBUG
72*2b4ffbf6SChris Packham #define MV_DEBUG_WL
73*2b4ffbf6SChris Packham #define MV_DEBUG_RL
74*2b4ffbf6SChris Packham #define MV_DEBUG_DQS
75*2b4ffbf6SChris Packham 
76*2b4ffbf6SChris Packham #define MV_DEBUG_PBS
77*2b4ffbf6SChris Packham #define MV_DEBUG_DFS
78*2b4ffbf6SChris Packham #define MV_DEBUG_MAIN_FULL
79*2b4ffbf6SChris Packham #define MV_DEBUG_DFS_FULL
80*2b4ffbf6SChris Packham #define MV_DEBUG_DQS_FULL
81*2b4ffbf6SChris Packham #define MV_DEBUG_RL_FULL
82*2b4ffbf6SChris Packham #define MV_DEBUG_WL_FULL
83*2b4ffbf6SChris Packham #endif
84*2b4ffbf6SChris Packham 
85*2b4ffbf6SChris Packham 
86*2b4ffbf6SChris Packham /* The following is a list of Marvell status */
87*2b4ffbf6SChris Packham #define MV_ERROR	(-1)
88*2b4ffbf6SChris Packham #define MV_OK		(0x00)	/* Operation succeeded                   */
89*2b4ffbf6SChris Packham #define MV_FAIL		(0x01)	/* Operation failed                      */
90*2b4ffbf6SChris Packham #define MV_BAD_VALUE	(0x02)	/* Illegal value (general)               */
91*2b4ffbf6SChris Packham #define MV_OUT_OF_RANGE	(0x03)	/* The value is out of range             */
92*2b4ffbf6SChris Packham #define MV_BAD_PARAM	(0x04)	/* Illegal parameter in function called  */
93*2b4ffbf6SChris Packham #define MV_BAD_PTR	(0x05)	/* Illegal pointer value                 */
94*2b4ffbf6SChris Packham #define MV_BAD_SIZE	(0x06)	/* Illegal size                          */
95*2b4ffbf6SChris Packham #define MV_BAD_STATE	(0x07)	/* Illegal state of state machine        */
96*2b4ffbf6SChris Packham #define MV_SET_ERROR	(0x08)	/* Set operation failed                  */
97*2b4ffbf6SChris Packham #define MV_GET_ERROR	(0x09)	/* Get operation failed                  */
98*2b4ffbf6SChris Packham #define MV_CREATE_ERROR	(0x0a)	/* Fail while creating an item           */
99*2b4ffbf6SChris Packham #define MV_NOT_FOUND	(0x0b)	/* Item not found                        */
100*2b4ffbf6SChris Packham #define MV_NO_MORE	(0x0c)	/* No more items found                   */
101*2b4ffbf6SChris Packham #define MV_NO_SUCH	(0x0d)	/* No such item                          */
102*2b4ffbf6SChris Packham #define MV_TIMEOUT	(0x0e)	/* Time Out                              */
103*2b4ffbf6SChris Packham #define MV_NO_CHANGE	(0x0f)	/* Parameter(s) is already in this value */
104*2b4ffbf6SChris Packham #define MV_NOT_SUPPORTED (0x10)	/* This request is not support           */
105*2b4ffbf6SChris Packham #define MV_NOT_IMPLEMENTED (0x11) /* Request supported but not implemented*/
106*2b4ffbf6SChris Packham #define MV_NOT_INITIALIZED (0x12) /* The item is not initialized          */
107*2b4ffbf6SChris Packham #define MV_NO_RESOURCE	(0x13)	/* Resource not available (memory ...)   */
108*2b4ffbf6SChris Packham #define MV_FULL		(0x14)	/* Item is full (Queue or table etc...)  */
109*2b4ffbf6SChris Packham #define MV_EMPTY	(0x15)	/* Item is empty (Queue or table etc...) */
110*2b4ffbf6SChris Packham #define MV_INIT_ERROR	(0x16)	/* Error occured while INIT process      */
111*2b4ffbf6SChris Packham #define MV_HW_ERROR	(0x17)	/* Hardware error                        */
112*2b4ffbf6SChris Packham #define MV_TX_ERROR	(0x18)	/* Transmit operation not succeeded      */
113*2b4ffbf6SChris Packham #define MV_RX_ERROR	(0x19)	/* Recieve operation not succeeded       */
114*2b4ffbf6SChris Packham #define MV_NOT_READY	(0x1a)	/* The other side is not ready yet       */
115*2b4ffbf6SChris Packham #define MV_ALREADY_EXIST (0x1b)	/* Tried to create existing item         */
116*2b4ffbf6SChris Packham #define MV_OUT_OF_CPU_MEM   (0x1c) /* Cpu memory allocation failed.      */
117*2b4ffbf6SChris Packham #define MV_NOT_STARTED	(0x1d)	/* Not started yet                       */
118*2b4ffbf6SChris Packham #define MV_BUSY		(0x1e)	/* Item is busy.                         */
119*2b4ffbf6SChris Packham #define MV_TERMINATE	(0x1f)	/* Item terminates it's work.            */
120*2b4ffbf6SChris Packham #define MV_NOT_ALIGNED	(0x20)	/* Wrong alignment                       */
121*2b4ffbf6SChris Packham #define MV_NOT_ALLOWED	(0x21)	/* Operation NOT allowed                 */
122*2b4ffbf6SChris Packham #define MV_WRITE_PROTECT (0x22)	/* Write protected                       */
123*2b4ffbf6SChris Packham #define MV_INVALID	(int)(-1)
124*2b4ffbf6SChris Packham 
125*2b4ffbf6SChris Packham /*
126*2b4ffbf6SChris Packham  * Accessor functions for the registers
127*2b4ffbf6SChris Packham  */
reg_write(u32 addr,u32 val)128*2b4ffbf6SChris Packham static inline void reg_write(u32 addr, u32 val)
129*2b4ffbf6SChris Packham {
130*2b4ffbf6SChris Packham 	writel(val, INTER_REGS_BASE + addr);
131*2b4ffbf6SChris Packham }
132*2b4ffbf6SChris Packham 
reg_read(u32 addr)133*2b4ffbf6SChris Packham static inline u32 reg_read(u32 addr)
134*2b4ffbf6SChris Packham {
135*2b4ffbf6SChris Packham 	return readl(INTER_REGS_BASE + addr);
136*2b4ffbf6SChris Packham }
137*2b4ffbf6SChris Packham 
reg_bit_set(u32 addr,u32 mask)138*2b4ffbf6SChris Packham static inline void reg_bit_set(u32 addr, u32 mask)
139*2b4ffbf6SChris Packham {
140*2b4ffbf6SChris Packham 	setbits_le32(INTER_REGS_BASE + addr, mask);
141*2b4ffbf6SChris Packham }
142*2b4ffbf6SChris Packham 
reg_bit_clr(u32 addr,u32 mask)143*2b4ffbf6SChris Packham static inline void reg_bit_clr(u32 addr, u32 mask)
144*2b4ffbf6SChris Packham {
145*2b4ffbf6SChris Packham 	clrbits_le32(INTER_REGS_BASE + addr, mask);
146*2b4ffbf6SChris Packham }
147*2b4ffbf6SChris Packham 
148*2b4ffbf6SChris Packham #endif /* _DDR_ML_WRAPPER_H */
149