xref: /openbmc/u-boot/drivers/ddr/fsl/util.c (revision f15ea6e1)
1 /*
2  * Copyright 2008-2012 Freescale Semiconductor, Inc.
3  *
4  * This program is free software; you can redistribute it and/or
5  * modify it under the terms of the GNU General Public License
6  * Version 2 as published by the Free Software Foundation.
7  */
8 
9 #include <common.h>
10 #ifdef CONFIG_PPC
11 #include <asm/fsl_law.h>
12 #endif
13 #include <div64.h>
14 
15 #include <fsl_ddr.h>
16 #include <fsl_immap.h>
17 #include <asm/io.h>
18 
19 /* To avoid 64-bit full-divides, we factor this here */
20 #define ULL_2E12 2000000000000ULL
21 #define UL_5POW12 244140625UL
22 #define UL_2POW13 (1UL << 13)
23 
24 #define ULL_8FS 0xFFFFFFFFULL
25 
26 /*
27  * Round up mclk_ps to nearest 1 ps in memory controller code
28  * if the error is 0.5ps or more.
29  *
30  * If an imprecise data rate is too high due to rounding error
31  * propagation, compute a suitably rounded mclk_ps to compute
32  * a working memory controller configuration.
33  */
34 unsigned int get_memory_clk_period_ps(void)
35 {
36 	unsigned int data_rate = get_ddr_freq(0);
37 	unsigned int result;
38 
39 	/* Round to nearest 10ps, being careful about 64-bit multiply/divide */
40 	unsigned long long rem, mclk_ps = ULL_2E12;
41 
42 	/* Now perform the big divide, the result fits in 32-bits */
43 	rem = do_div(mclk_ps, data_rate);
44 	result = (rem >= (data_rate >> 1)) ? mclk_ps + 1 : mclk_ps;
45 
46 	return result;
47 }
48 
49 /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */
50 unsigned int picos_to_mclk(unsigned int picos)
51 {
52 	unsigned long long clks, clks_rem;
53 	unsigned long data_rate = get_ddr_freq(0);
54 
55 	/* Short circuit for zero picos */
56 	if (!picos)
57 		return 0;
58 
59 	/* First multiply the time by the data rate (32x32 => 64) */
60 	clks = picos * (unsigned long long)data_rate;
61 	/*
62 	 * Now divide by 5^12 and track the 32-bit remainder, then divide
63 	 * by 2*(2^12) using shifts (and updating the remainder).
64 	 */
65 	clks_rem = do_div(clks, UL_5POW12);
66 	clks_rem += (clks & (UL_2POW13-1)) * UL_5POW12;
67 	clks >>= 13;
68 
69 	/* If we had a remainder greater than the 1ps error, then round up */
70 	if (clks_rem > data_rate)
71 		clks++;
72 
73 	/* Clamp to the maximum representable value */
74 	if (clks > ULL_8FS)
75 		clks = ULL_8FS;
76 	return (unsigned int) clks;
77 }
78 
79 unsigned int mclk_to_picos(unsigned int mclk)
80 {
81 	return get_memory_clk_period_ps() * mclk;
82 }
83 
84 #ifdef CONFIG_PPC
85 void
86 __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
87 			   unsigned int law_memctl,
88 			   unsigned int ctrl_num)
89 {
90 	unsigned long long base = memctl_common_params->base_address;
91 	unsigned long long size = memctl_common_params->total_mem;
92 
93 	/*
94 	 * If no DIMMs on this controller, do not proceed any further.
95 	 */
96 	if (!memctl_common_params->ndimms_present) {
97 		return;
98 	}
99 
100 #if !defined(CONFIG_PHYS_64BIT)
101 	if (base >= CONFIG_MAX_MEM_MAPPED)
102 		return;
103 	if ((base + size) >= CONFIG_MAX_MEM_MAPPED)
104 		size = CONFIG_MAX_MEM_MAPPED - base;
105 #endif
106 	if (set_ddr_laws(base, size, law_memctl) < 0) {
107 		printf("%s: ERROR (ctrl #%d, TRGT ID=%x)\n", __func__, ctrl_num,
108 			law_memctl);
109 		return ;
110 	}
111 	debug("setup ddr law base = 0x%llx, size 0x%llx, TRGT_ID 0x%x\n",
112 		base, size, law_memctl);
113 }
114 
115 __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void
116 fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params,
117 			 unsigned int memctl_interleaved,
118 			 unsigned int ctrl_num);
119 #endif
120 
121 void fsl_ddr_set_intl3r(const unsigned int granule_size)
122 {
123 #ifdef CONFIG_E6500
124 	u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
125 	*mcintl3r = 0x80000000 | (granule_size & 0x1f);
126 	debug("Enable MCINTL3R with granule size 0x%x\n", granule_size);
127 #endif
128 }
129 
130 u32 fsl_ddr_get_intl3r(void)
131 {
132 	u32 val = 0;
133 #ifdef CONFIG_E6500
134 	u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
135 	val = *mcintl3r;
136 #endif
137 	return val;
138 }
139 
140 void board_add_ram_info(int use_default)
141 {
142 	struct ccsr_ddr __iomem *ddr =
143 		(struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
144 
145 #if	defined(CONFIG_E6500) && (CONFIG_NUM_DDR_CONTROLLERS == 3)
146 	u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004);
147 #endif
148 #if (CONFIG_NUM_DDR_CONTROLLERS > 1)
149 	uint32_t cs0_config = in_be32(&ddr->cs0_config);
150 #endif
151 	uint32_t sdram_cfg = in_be32(&ddr->sdram_cfg);
152 	int cas_lat;
153 
154 #if CONFIG_NUM_DDR_CONTROLLERS >= 2
155 	if (!(sdram_cfg & SDRAM_CFG_MEM_EN)) {
156 		ddr = (void __iomem *)CONFIG_SYS_FSL_DDR2_ADDR;
157 		sdram_cfg = in_be32(&ddr->sdram_cfg);
158 	}
159 #endif
160 #if CONFIG_NUM_DDR_CONTROLLERS >= 3
161 	if (!(sdram_cfg & SDRAM_CFG_MEM_EN)) {
162 		ddr = (void __iomem *)CONFIG_SYS_FSL_DDR3_ADDR;
163 		sdram_cfg = in_be32(&ddr->sdram_cfg);
164 	}
165 #endif
166 	puts(" (DDR");
167 	switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >>
168 		SDRAM_CFG_SDRAM_TYPE_SHIFT) {
169 	case SDRAM_TYPE_DDR1:
170 		puts("1");
171 		break;
172 	case SDRAM_TYPE_DDR2:
173 		puts("2");
174 		break;
175 	case SDRAM_TYPE_DDR3:
176 		puts("3");
177 		break;
178 	default:
179 		puts("?");
180 		break;
181 	}
182 
183 	if (sdram_cfg & SDRAM_CFG_32_BE)
184 		puts(", 32-bit");
185 	else if (sdram_cfg & SDRAM_CFG_16_BE)
186 		puts(", 16-bit");
187 	else
188 		puts(", 64-bit");
189 
190 	/* Calculate CAS latency based on timing cfg values */
191 	cas_lat = ((in_be32(&ddr->timing_cfg_1) >> 16) & 0xf) + 1;
192 	if ((in_be32(&ddr->timing_cfg_3) >> 12) & 1)
193 		cas_lat += (8 << 1);
194 	printf(", CL=%d", cas_lat >> 1);
195 	if (cas_lat & 0x1)
196 		puts(".5");
197 
198 	if (sdram_cfg & SDRAM_CFG_ECC_EN)
199 		puts(", ECC on)");
200 	else
201 		puts(", ECC off)");
202 
203 #if (CONFIG_NUM_DDR_CONTROLLERS == 3)
204 #ifdef CONFIG_E6500
205 	if (*mcintl3r & 0x80000000) {
206 		puts("\n");
207 		puts("       DDR Controller Interleaving Mode: ");
208 		switch (*mcintl3r & 0x1f) {
209 		case FSL_DDR_3WAY_1KB_INTERLEAVING:
210 			puts("3-way 1KB");
211 			break;
212 		case FSL_DDR_3WAY_4KB_INTERLEAVING:
213 			puts("3-way 4KB");
214 			break;
215 		case FSL_DDR_3WAY_8KB_INTERLEAVING:
216 			puts("3-way 8KB");
217 			break;
218 		default:
219 			puts("3-way UNKNOWN");
220 			break;
221 		}
222 	}
223 #endif
224 #endif
225 #if (CONFIG_NUM_DDR_CONTROLLERS >= 2)
226 	if (cs0_config & 0x20000000) {
227 		puts("\n");
228 		puts("       DDR Controller Interleaving Mode: ");
229 
230 		switch ((cs0_config >> 24) & 0xf) {
231 		case FSL_DDR_CACHE_LINE_INTERLEAVING:
232 			puts("cache line");
233 			break;
234 		case FSL_DDR_PAGE_INTERLEAVING:
235 			puts("page");
236 			break;
237 		case FSL_DDR_BANK_INTERLEAVING:
238 			puts("bank");
239 			break;
240 		case FSL_DDR_SUPERBANK_INTERLEAVING:
241 			puts("super-bank");
242 			break;
243 		default:
244 			puts("invalid");
245 			break;
246 		}
247 	}
248 #endif
249 
250 	if ((sdram_cfg >> 8) & 0x7f) {
251 		puts("\n");
252 		puts("       DDR Chip-Select Interleaving Mode: ");
253 		switch(sdram_cfg >> 8 & 0x7f) {
254 		case FSL_DDR_CS0_CS1_CS2_CS3:
255 			puts("CS0+CS1+CS2+CS3");
256 			break;
257 		case FSL_DDR_CS0_CS1:
258 			puts("CS0+CS1");
259 			break;
260 		case FSL_DDR_CS2_CS3:
261 			puts("CS2+CS3");
262 			break;
263 		case FSL_DDR_CS0_CS1_AND_CS2_CS3:
264 			puts("CS0+CS1 and CS2+CS3");
265 			break;
266 		default:
267 			puts("invalid");
268 			break;
269 		}
270 	}
271 }
272