15614e71bSYork Sun /* 234e026f9SYork Sun * Copyright 2008-2014 Freescale Semiconductor, Inc. 35614e71bSYork Sun * 45b8031ccSTom Rini * SPDX-License-Identifier: GPL-2.0 55614e71bSYork Sun */ 65614e71bSYork Sun 75614e71bSYork Sun #include <common.h> 89ac4ffbdSYork Sun #ifdef CONFIG_PPC 95614e71bSYork Sun #include <asm/fsl_law.h> 109ac4ffbdSYork Sun #endif 115614e71bSYork Sun #include <div64.h> 125614e71bSYork Sun 135614e71bSYork Sun #include <fsl_ddr.h> 149a17eb5bSYork Sun #include <fsl_immap.h> 155614e71bSYork Sun #include <asm/io.h> 165614e71bSYork Sun 175614e71bSYork Sun /* To avoid 64-bit full-divides, we factor this here */ 185614e71bSYork Sun #define ULL_2E12 2000000000000ULL 195614e71bSYork Sun #define UL_5POW12 244140625UL 205614e71bSYork Sun #define UL_2POW13 (1UL << 13) 215614e71bSYork Sun 225614e71bSYork Sun #define ULL_8FS 0xFFFFFFFFULL 235614e71bSYork Sun 2466869f95SYork Sun u32 fsl_ddr_get_version(unsigned int ctrl_num) 2534e026f9SYork Sun { 2634e026f9SYork Sun struct ccsr_ddr __iomem *ddr; 2734e026f9SYork Sun u32 ver_major_minor_errata; 2834e026f9SYork Sun 2966869f95SYork Sun switch (ctrl_num) { 3066869f95SYork Sun case 0: 3166869f95SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR; 3266869f95SYork Sun break; 33*51370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1) 3466869f95SYork Sun case 1: 3566869f95SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR; 3666869f95SYork Sun break; 3766869f95SYork Sun #endif 38*51370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2) 3966869f95SYork Sun case 2: 4066869f95SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR; 4166869f95SYork Sun break; 4266869f95SYork Sun #endif 43*51370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3) 4466869f95SYork Sun case 3: 4566869f95SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR; 4666869f95SYork Sun break; 4766869f95SYork Sun #endif 4866869f95SYork Sun default: 4966869f95SYork Sun printf("%s unexpected ctrl_num = %u\n", __func__, ctrl_num); 5066869f95SYork Sun return 0; 5166869f95SYork Sun } 5234e026f9SYork Sun ver_major_minor_errata = (ddr_in32(&ddr->ip_rev1) & 0xFFFF) << 8; 5334e026f9SYork Sun ver_major_minor_errata |= (ddr_in32(&ddr->ip_rev2) & 0xFF00) >> 8; 5434e026f9SYork Sun 5534e026f9SYork Sun return ver_major_minor_errata; 5634e026f9SYork Sun } 5734e026f9SYork Sun 585614e71bSYork Sun /* 595614e71bSYork Sun * Round up mclk_ps to nearest 1 ps in memory controller code 605614e71bSYork Sun * if the error is 0.5ps or more. 615614e71bSYork Sun * 625614e71bSYork Sun * If an imprecise data rate is too high due to rounding error 635614e71bSYork Sun * propagation, compute a suitably rounded mclk_ps to compute 645614e71bSYork Sun * a working memory controller configuration. 655614e71bSYork Sun */ 6603e664d8SYork Sun unsigned int get_memory_clk_period_ps(const unsigned int ctrl_num) 675614e71bSYork Sun { 6803e664d8SYork Sun unsigned int data_rate = get_ddr_freq(ctrl_num); 695614e71bSYork Sun unsigned int result; 705614e71bSYork Sun 715614e71bSYork Sun /* Round to nearest 10ps, being careful about 64-bit multiply/divide */ 725614e71bSYork Sun unsigned long long rem, mclk_ps = ULL_2E12; 735614e71bSYork Sun 745614e71bSYork Sun /* Now perform the big divide, the result fits in 32-bits */ 755614e71bSYork Sun rem = do_div(mclk_ps, data_rate); 765614e71bSYork Sun result = (rem >= (data_rate >> 1)) ? mclk_ps + 1 : mclk_ps; 775614e71bSYork Sun 785614e71bSYork Sun return result; 795614e71bSYork Sun } 805614e71bSYork Sun 815614e71bSYork Sun /* Convert picoseconds into DRAM clock cycles (rounding up if needed). */ 8203e664d8SYork Sun unsigned int picos_to_mclk(const unsigned int ctrl_num, unsigned int picos) 835614e71bSYork Sun { 845614e71bSYork Sun unsigned long long clks, clks_rem; 8503e664d8SYork Sun unsigned long data_rate = get_ddr_freq(ctrl_num); 865614e71bSYork Sun 875614e71bSYork Sun /* Short circuit for zero picos */ 885614e71bSYork Sun if (!picos) 895614e71bSYork Sun return 0; 905614e71bSYork Sun 915614e71bSYork Sun /* First multiply the time by the data rate (32x32 => 64) */ 925614e71bSYork Sun clks = picos * (unsigned long long)data_rate; 935614e71bSYork Sun /* 945614e71bSYork Sun * Now divide by 5^12 and track the 32-bit remainder, then divide 955614e71bSYork Sun * by 2*(2^12) using shifts (and updating the remainder). 965614e71bSYork Sun */ 975614e71bSYork Sun clks_rem = do_div(clks, UL_5POW12); 985614e71bSYork Sun clks_rem += (clks & (UL_2POW13-1)) * UL_5POW12; 995614e71bSYork Sun clks >>= 13; 1005614e71bSYork Sun 1015614e71bSYork Sun /* If we had a remainder greater than the 1ps error, then round up */ 1025614e71bSYork Sun if (clks_rem > data_rate) 1035614e71bSYork Sun clks++; 1045614e71bSYork Sun 1055614e71bSYork Sun /* Clamp to the maximum representable value */ 1065614e71bSYork Sun if (clks > ULL_8FS) 1075614e71bSYork Sun clks = ULL_8FS; 1085614e71bSYork Sun return (unsigned int) clks; 1095614e71bSYork Sun } 1105614e71bSYork Sun 11103e664d8SYork Sun unsigned int mclk_to_picos(const unsigned int ctrl_num, unsigned int mclk) 1125614e71bSYork Sun { 11303e664d8SYork Sun return get_memory_clk_period_ps(ctrl_num) * mclk; 1145614e71bSYork Sun } 1155614e71bSYork Sun 1169ac4ffbdSYork Sun #ifdef CONFIG_PPC 1175614e71bSYork Sun void 1185614e71bSYork Sun __fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params, 1195614e71bSYork Sun unsigned int law_memctl, 1205614e71bSYork Sun unsigned int ctrl_num) 1215614e71bSYork Sun { 1225614e71bSYork Sun unsigned long long base = memctl_common_params->base_address; 1235614e71bSYork Sun unsigned long long size = memctl_common_params->total_mem; 1245614e71bSYork Sun 1255614e71bSYork Sun /* 1265614e71bSYork Sun * If no DIMMs on this controller, do not proceed any further. 1275614e71bSYork Sun */ 1285614e71bSYork Sun if (!memctl_common_params->ndimms_present) { 1295614e71bSYork Sun return; 1305614e71bSYork Sun } 1315614e71bSYork Sun 1325614e71bSYork Sun #if !defined(CONFIG_PHYS_64BIT) 1335614e71bSYork Sun if (base >= CONFIG_MAX_MEM_MAPPED) 1345614e71bSYork Sun return; 1355614e71bSYork Sun if ((base + size) >= CONFIG_MAX_MEM_MAPPED) 1365614e71bSYork Sun size = CONFIG_MAX_MEM_MAPPED - base; 1375614e71bSYork Sun #endif 1385614e71bSYork Sun if (set_ddr_laws(base, size, law_memctl) < 0) { 1395614e71bSYork Sun printf("%s: ERROR (ctrl #%d, TRGT ID=%x)\n", __func__, ctrl_num, 1405614e71bSYork Sun law_memctl); 1415614e71bSYork Sun return ; 1425614e71bSYork Sun } 1435614e71bSYork Sun debug("setup ddr law base = 0x%llx, size 0x%llx, TRGT_ID 0x%x\n", 1445614e71bSYork Sun base, size, law_memctl); 1455614e71bSYork Sun } 1465614e71bSYork Sun 1475614e71bSYork Sun __attribute__((weak, alias("__fsl_ddr_set_lawbar"))) void 1485614e71bSYork Sun fsl_ddr_set_lawbar(const common_timing_params_t *memctl_common_params, 1495614e71bSYork Sun unsigned int memctl_interleaved, 1505614e71bSYork Sun unsigned int ctrl_num); 1519ac4ffbdSYork Sun #endif 1525614e71bSYork Sun 1535614e71bSYork Sun void fsl_ddr_set_intl3r(const unsigned int granule_size) 1545614e71bSYork Sun { 1555614e71bSYork Sun #ifdef CONFIG_E6500 1565614e71bSYork Sun u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004); 1575614e71bSYork Sun *mcintl3r = 0x80000000 | (granule_size & 0x1f); 1585614e71bSYork Sun debug("Enable MCINTL3R with granule size 0x%x\n", granule_size); 1595614e71bSYork Sun #endif 1605614e71bSYork Sun } 1615614e71bSYork Sun 1625614e71bSYork Sun u32 fsl_ddr_get_intl3r(void) 1635614e71bSYork Sun { 1645614e71bSYork Sun u32 val = 0; 1655614e71bSYork Sun #ifdef CONFIG_E6500 1665614e71bSYork Sun u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004); 1675614e71bSYork Sun val = *mcintl3r; 1685614e71bSYork Sun #endif 1695614e71bSYork Sun return val; 1705614e71bSYork Sun } 1715614e71bSYork Sun 1721d71efbbSYork Sun void print_ddr_info(unsigned int start_ctrl) 1735614e71bSYork Sun { 1749a17eb5bSYork Sun struct ccsr_ddr __iomem *ddr = 1759a17eb5bSYork Sun (struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR); 1765614e71bSYork Sun 177*51370d56SYork Sun #if defined(CONFIG_E6500) && (CONFIG_SYS_NUM_DDR_CTLRS == 3) 1785614e71bSYork Sun u32 *mcintl3r = (void *) (CONFIG_SYS_IMMR + 0x18004); 1795614e71bSYork Sun #endif 180*51370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS > 1) 1814e5b1bd0SYork Sun uint32_t cs0_config = ddr_in32(&ddr->cs0_config); 1825614e71bSYork Sun #endif 1834e5b1bd0SYork Sun uint32_t sdram_cfg = ddr_in32(&ddr->sdram_cfg); 1845614e71bSYork Sun int cas_lat; 1855614e71bSYork Sun 186*51370d56SYork Sun #if CONFIG_SYS_NUM_DDR_CTLRS >= 2 1871d71efbbSYork Sun if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) || 1881d71efbbSYork Sun (start_ctrl == 1)) { 1895614e71bSYork Sun ddr = (void __iomem *)CONFIG_SYS_FSL_DDR2_ADDR; 1904e5b1bd0SYork Sun sdram_cfg = ddr_in32(&ddr->sdram_cfg); 1915614e71bSYork Sun } 1925614e71bSYork Sun #endif 193*51370d56SYork Sun #if CONFIG_SYS_NUM_DDR_CTLRS >= 3 1941d71efbbSYork Sun if ((!(sdram_cfg & SDRAM_CFG_MEM_EN)) || 1951d71efbbSYork Sun (start_ctrl == 2)) { 1965614e71bSYork Sun ddr = (void __iomem *)CONFIG_SYS_FSL_DDR3_ADDR; 1974e5b1bd0SYork Sun sdram_cfg = ddr_in32(&ddr->sdram_cfg); 1985614e71bSYork Sun } 1995614e71bSYork Sun #endif 2001d71efbbSYork Sun 2011d71efbbSYork Sun if (!(sdram_cfg & SDRAM_CFG_MEM_EN)) { 2021d71efbbSYork Sun puts(" (DDR not enabled)\n"); 2031d71efbbSYork Sun return; 2041d71efbbSYork Sun } 2051d71efbbSYork Sun 2065614e71bSYork Sun puts(" (DDR"); 2075614e71bSYork Sun switch ((sdram_cfg & SDRAM_CFG_SDRAM_TYPE_MASK) >> 2085614e71bSYork Sun SDRAM_CFG_SDRAM_TYPE_SHIFT) { 2095614e71bSYork Sun case SDRAM_TYPE_DDR1: 2105614e71bSYork Sun puts("1"); 2115614e71bSYork Sun break; 2125614e71bSYork Sun case SDRAM_TYPE_DDR2: 2135614e71bSYork Sun puts("2"); 2145614e71bSYork Sun break; 2155614e71bSYork Sun case SDRAM_TYPE_DDR3: 2165614e71bSYork Sun puts("3"); 2175614e71bSYork Sun break; 21834e026f9SYork Sun case SDRAM_TYPE_DDR4: 21934e026f9SYork Sun puts("4"); 22034e026f9SYork Sun break; 2215614e71bSYork Sun default: 2225614e71bSYork Sun puts("?"); 2235614e71bSYork Sun break; 2245614e71bSYork Sun } 2255614e71bSYork Sun 2265614e71bSYork Sun if (sdram_cfg & SDRAM_CFG_32_BE) 2275614e71bSYork Sun puts(", 32-bit"); 2285614e71bSYork Sun else if (sdram_cfg & SDRAM_CFG_16_BE) 2295614e71bSYork Sun puts(", 16-bit"); 2305614e71bSYork Sun else 2315614e71bSYork Sun puts(", 64-bit"); 2325614e71bSYork Sun 2335614e71bSYork Sun /* Calculate CAS latency based on timing cfg values */ 23434e026f9SYork Sun cas_lat = ((ddr_in32(&ddr->timing_cfg_1) >> 16) & 0xf); 23566869f95SYork Sun if (fsl_ddr_get_version(0) <= 0x40400) 23634e026f9SYork Sun cas_lat += 1; 23734e026f9SYork Sun else 23834e026f9SYork Sun cas_lat += 2; 23934e026f9SYork Sun cas_lat += ((ddr_in32(&ddr->timing_cfg_3) >> 12) & 3) << 4; 2405614e71bSYork Sun printf(", CL=%d", cas_lat >> 1); 2415614e71bSYork Sun if (cas_lat & 0x1) 2425614e71bSYork Sun puts(".5"); 2435614e71bSYork Sun 2445614e71bSYork Sun if (sdram_cfg & SDRAM_CFG_ECC_EN) 2455614e71bSYork Sun puts(", ECC on)"); 2465614e71bSYork Sun else 2475614e71bSYork Sun puts(", ECC off)"); 2485614e71bSYork Sun 249*51370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS == 3) 2505614e71bSYork Sun #ifdef CONFIG_E6500 2515614e71bSYork Sun if (*mcintl3r & 0x80000000) { 2525614e71bSYork Sun puts("\n"); 2535614e71bSYork Sun puts(" DDR Controller Interleaving Mode: "); 2545614e71bSYork Sun switch (*mcintl3r & 0x1f) { 2555614e71bSYork Sun case FSL_DDR_3WAY_1KB_INTERLEAVING: 2565614e71bSYork Sun puts("3-way 1KB"); 2575614e71bSYork Sun break; 2585614e71bSYork Sun case FSL_DDR_3WAY_4KB_INTERLEAVING: 2595614e71bSYork Sun puts("3-way 4KB"); 2605614e71bSYork Sun break; 2615614e71bSYork Sun case FSL_DDR_3WAY_8KB_INTERLEAVING: 2625614e71bSYork Sun puts("3-way 8KB"); 2635614e71bSYork Sun break; 2645614e71bSYork Sun default: 2655614e71bSYork Sun puts("3-way UNKNOWN"); 2665614e71bSYork Sun break; 2675614e71bSYork Sun } 2685614e71bSYork Sun } 2695614e71bSYork Sun #endif 2705614e71bSYork Sun #endif 271*51370d56SYork Sun #if (CONFIG_SYS_NUM_DDR_CTLRS >= 2) 2721d71efbbSYork Sun if ((cs0_config & 0x20000000) && (start_ctrl == 0)) { 2735614e71bSYork Sun puts("\n"); 2745614e71bSYork Sun puts(" DDR Controller Interleaving Mode: "); 2755614e71bSYork Sun 2765614e71bSYork Sun switch ((cs0_config >> 24) & 0xf) { 2776b1e1254SYork Sun case FSL_DDR_256B_INTERLEAVING: 2786b1e1254SYork Sun puts("256B"); 2796b1e1254SYork Sun break; 2805614e71bSYork Sun case FSL_DDR_CACHE_LINE_INTERLEAVING: 2815614e71bSYork Sun puts("cache line"); 2825614e71bSYork Sun break; 2835614e71bSYork Sun case FSL_DDR_PAGE_INTERLEAVING: 2845614e71bSYork Sun puts("page"); 2855614e71bSYork Sun break; 2865614e71bSYork Sun case FSL_DDR_BANK_INTERLEAVING: 2875614e71bSYork Sun puts("bank"); 2885614e71bSYork Sun break; 2895614e71bSYork Sun case FSL_DDR_SUPERBANK_INTERLEAVING: 2905614e71bSYork Sun puts("super-bank"); 2915614e71bSYork Sun break; 2925614e71bSYork Sun default: 2935614e71bSYork Sun puts("invalid"); 2945614e71bSYork Sun break; 2955614e71bSYork Sun } 2965614e71bSYork Sun } 2975614e71bSYork Sun #endif 2985614e71bSYork Sun 2995614e71bSYork Sun if ((sdram_cfg >> 8) & 0x7f) { 3005614e71bSYork Sun puts("\n"); 3015614e71bSYork Sun puts(" DDR Chip-Select Interleaving Mode: "); 3025614e71bSYork Sun switch(sdram_cfg >> 8 & 0x7f) { 3035614e71bSYork Sun case FSL_DDR_CS0_CS1_CS2_CS3: 3045614e71bSYork Sun puts("CS0+CS1+CS2+CS3"); 3055614e71bSYork Sun break; 3065614e71bSYork Sun case FSL_DDR_CS0_CS1: 3075614e71bSYork Sun puts("CS0+CS1"); 3085614e71bSYork Sun break; 3095614e71bSYork Sun case FSL_DDR_CS2_CS3: 3105614e71bSYork Sun puts("CS2+CS3"); 3115614e71bSYork Sun break; 3125614e71bSYork Sun case FSL_DDR_CS0_CS1_AND_CS2_CS3: 3135614e71bSYork Sun puts("CS0+CS1 and CS2+CS3"); 3145614e71bSYork Sun break; 3155614e71bSYork Sun default: 3165614e71bSYork Sun puts("invalid"); 3175614e71bSYork Sun break; 3185614e71bSYork Sun } 3195614e71bSYork Sun } 3205614e71bSYork Sun } 3211d71efbbSYork Sun 3221d71efbbSYork Sun void __weak detail_board_ddr_info(void) 3231d71efbbSYork Sun { 3241d71efbbSYork Sun print_ddr_info(0); 3251d71efbbSYork Sun } 3261d71efbbSYork Sun 3271d71efbbSYork Sun void board_add_ram_info(int use_default) 3281d71efbbSYork Sun { 3291d71efbbSYork Sun detail_board_ddr_info(); 3301d71efbbSYork Sun } 331e32d59a2SYork Sun 332e32d59a2SYork Sun #ifdef CONFIG_FSL_DDR_SYNC_REFRESH 333e32d59a2SYork Sun #define DDRC_DEBUG20_INIT_DONE 0x80000000 334e32d59a2SYork Sun #define DDRC_DEBUG2_RF 0x00000040 335e32d59a2SYork Sun void fsl_ddr_sync_memctl_refresh(unsigned int first_ctrl, 336e32d59a2SYork Sun unsigned int last_ctrl) 337e32d59a2SYork Sun { 338e32d59a2SYork Sun unsigned int i; 339e32d59a2SYork Sun u32 ddrc_debug20; 340*51370d56SYork Sun u32 ddrc_debug2[CONFIG_SYS_NUM_DDR_CTLRS] = {}; 341*51370d56SYork Sun u32 *ddrc_debug2_p[CONFIG_SYS_NUM_DDR_CTLRS] = {}; 342e32d59a2SYork Sun struct ccsr_ddr __iomem *ddr; 343e32d59a2SYork Sun 344e32d59a2SYork Sun for (i = first_ctrl; i <= last_ctrl; i++) { 345e32d59a2SYork Sun switch (i) { 346e32d59a2SYork Sun case 0: 347e32d59a2SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR; 348e32d59a2SYork Sun break; 349*51370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR2_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 1) 350e32d59a2SYork Sun case 1: 351e32d59a2SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR2_ADDR; 352e32d59a2SYork Sun break; 353e32d59a2SYork Sun #endif 354*51370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR3_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 2) 355e32d59a2SYork Sun case 2: 356e32d59a2SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR3_ADDR; 357e32d59a2SYork Sun break; 358e32d59a2SYork Sun #endif 359*51370d56SYork Sun #if defined(CONFIG_SYS_FSL_DDR4_ADDR) && (CONFIG_SYS_NUM_DDR_CTLRS > 3) 360e32d59a2SYork Sun case 3: 361e32d59a2SYork Sun ddr = (void *)CONFIG_SYS_FSL_DDR4_ADDR; 362e32d59a2SYork Sun break; 363e32d59a2SYork Sun #endif 364e32d59a2SYork Sun default: 365e32d59a2SYork Sun printf("%s unexpected ctrl = %u\n", __func__, i); 366e32d59a2SYork Sun return; 367e32d59a2SYork Sun } 368e32d59a2SYork Sun ddrc_debug20 = ddr_in32(&ddr->debug[19]); 369e32d59a2SYork Sun ddrc_debug2_p[i] = &ddr->debug[1]; 370e32d59a2SYork Sun while (!(ddrc_debug20 & DDRC_DEBUG20_INIT_DONE)) { 371e32d59a2SYork Sun /* keep polling until DDRC init is done */ 372e32d59a2SYork Sun udelay(100); 373e32d59a2SYork Sun ddrc_debug20 = ddr_in32(&ddr->debug[19]); 374e32d59a2SYork Sun } 375e32d59a2SYork Sun ddrc_debug2[i] = ddr_in32(&ddr->debug[1]) | DDRC_DEBUG2_RF; 376e32d59a2SYork Sun } 377e32d59a2SYork Sun /* 378e32d59a2SYork Sun * Sync refresh 379e32d59a2SYork Sun * This is put together to make sure the refresh reqeusts are sent 380e32d59a2SYork Sun * closely to each other. 381e32d59a2SYork Sun */ 382e32d59a2SYork Sun for (i = first_ctrl; i <= last_ctrl; i++) 383e32d59a2SYork Sun ddr_out32(ddrc_debug2_p[i], ddrc_debug2[i]); 384e32d59a2SYork Sun } 385e32d59a2SYork Sun #endif /* CONFIG_FSL_DDR_SYNC_REFRESH */ 38661bd2f75SYork Sun 38761bd2f75SYork Sun void remove_unused_controllers(fsl_ddr_info_t *info) 38861bd2f75SYork Sun { 38961bd2f75SYork Sun #ifdef CONFIG_FSL_LSCH3 39061bd2f75SYork Sun int i; 39161bd2f75SYork Sun u64 nodeid; 39261bd2f75SYork Sun void *hnf_sam_ctrl = (void *)(CCI_HN_F_0_BASE + CCN_HN_F_SAM_CTL); 39361bd2f75SYork Sun bool ddr0_used = false; 39461bd2f75SYork Sun bool ddr1_used = false; 39561bd2f75SYork Sun 39661bd2f75SYork Sun for (i = 0; i < 8; i++) { 39761bd2f75SYork Sun nodeid = in_le64(hnf_sam_ctrl) & CCN_HN_F_SAM_NODEID_MASK; 39861bd2f75SYork Sun if (nodeid == CCN_HN_F_SAM_NODEID_DDR0) { 39961bd2f75SYork Sun ddr0_used = true; 40061bd2f75SYork Sun } else if (nodeid == CCN_HN_F_SAM_NODEID_DDR1) { 40161bd2f75SYork Sun ddr1_used = true; 40261bd2f75SYork Sun } else { 40361bd2f75SYork Sun printf("Unknown nodeid in HN-F SAM control: 0x%llx\n", 40461bd2f75SYork Sun nodeid); 40561bd2f75SYork Sun } 40661bd2f75SYork Sun hnf_sam_ctrl += (CCI_HN_F_1_BASE - CCI_HN_F_0_BASE); 40761bd2f75SYork Sun } 40861bd2f75SYork Sun if (!ddr0_used && !ddr1_used) { 40961bd2f75SYork Sun printf("Invalid configuration in HN-F SAM control\n"); 41061bd2f75SYork Sun return; 41161bd2f75SYork Sun } 41261bd2f75SYork Sun 41361bd2f75SYork Sun if (!ddr0_used && info->first_ctrl == 0) { 41461bd2f75SYork Sun info->first_ctrl = 1; 41561bd2f75SYork Sun info->num_ctrls = 1; 41661bd2f75SYork Sun debug("First DDR controller disabled\n"); 41761bd2f75SYork Sun return; 41861bd2f75SYork Sun } 41961bd2f75SYork Sun 42061bd2f75SYork Sun if (!ddr1_used && info->first_ctrl + info->num_ctrls > 1) { 42161bd2f75SYork Sun info->num_ctrls = 1; 42261bd2f75SYork Sun debug("Second DDR controller disabled\n"); 42361bd2f75SYork Sun } 42461bd2f75SYork Sun #endif 42561bd2f75SYork Sun } 426