1 // SPDX-License-Identifier: (GPL-2.0+ OR MIT) 2 /* 3 * Copyright (C) 2018 Amarula Solutions. 4 * Author: Jagan Teki <jagan@amarulasolutions.com> 5 */ 6 7 #include <common.h> 8 #include <clk-uclass.h> 9 #include <dm.h> 10 #include <errno.h> 11 #include <asm/arch/ccu.h> 12 #include <dt-bindings/clock/sun50i-h6-ccu.h> 13 #include <dt-bindings/reset/sun50i-h6-ccu.h> 14 15 static struct ccu_clk_gate h6_gates[] = { 16 [CLK_BUS_MMC0] = GATE(0x84c, BIT(0)), 17 [CLK_BUS_MMC1] = GATE(0x84c, BIT(1)), 18 [CLK_BUS_MMC2] = GATE(0x84c, BIT(2)), 19 [CLK_BUS_UART0] = GATE(0x90c, BIT(0)), 20 [CLK_BUS_UART1] = GATE(0x90c, BIT(1)), 21 [CLK_BUS_UART2] = GATE(0x90c, BIT(2)), 22 [CLK_BUS_UART3] = GATE(0x90c, BIT(3)), 23 24 [CLK_SPI0] = GATE(0x940, BIT(31)), 25 [CLK_SPI1] = GATE(0x944, BIT(31)), 26 27 [CLK_BUS_SPI0] = GATE(0x96c, BIT(0)), 28 [CLK_BUS_SPI1] = GATE(0x96c, BIT(1)), 29 }; 30 31 static struct ccu_reset h6_resets[] = { 32 [RST_BUS_MMC0] = RESET(0x84c, BIT(16)), 33 [RST_BUS_MMC1] = RESET(0x84c, BIT(17)), 34 [RST_BUS_MMC2] = RESET(0x84c, BIT(18)), 35 [RST_BUS_UART0] = RESET(0x90c, BIT(16)), 36 [RST_BUS_UART1] = RESET(0x90c, BIT(17)), 37 [RST_BUS_UART2] = RESET(0x90c, BIT(18)), 38 [RST_BUS_UART3] = RESET(0x90c, BIT(19)), 39 40 [RST_BUS_SPI0] = RESET(0x96c, BIT(16)), 41 [RST_BUS_SPI1] = RESET(0x96c, BIT(17)), 42 }; 43 44 static const struct ccu_desc h6_ccu_desc = { 45 .gates = h6_gates, 46 .resets = h6_resets, 47 }; 48 49 static int h6_clk_bind(struct udevice *dev) 50 { 51 return sunxi_reset_bind(dev, ARRAY_SIZE(h6_resets)); 52 } 53 54 static const struct udevice_id h6_ccu_ids[] = { 55 { .compatible = "allwinner,sun50i-h6-ccu", 56 .data = (ulong)&h6_ccu_desc }, 57 { } 58 }; 59 60 U_BOOT_DRIVER(clk_sun50i_h6) = { 61 .name = "sun50i_h6_ccu", 62 .id = UCLASS_CLK, 63 .of_match = h6_ccu_ids, 64 .priv_auto_alloc_size = sizeof(struct ccu_priv), 65 .ops = &sunxi_clk_ops, 66 .probe = sunxi_clk_probe, 67 .bind = h6_clk_bind, 68 }; 69