1# 2# Copyright (C) 2014, Simon Glass <sjg@chromium.org> 3# Copyright (C) 2014, Bin Meng <bmeng.cn@gmail.com> 4# 5# SPDX-License-Identifier: GPL-2.0+ 6# 7 8U-Boot on x86 9============= 10 11This document describes the information about U-Boot running on x86 targets, 12including supported boards, build instructions, todo list, etc. 13 14Status 15------ 16U-Boot supports running as a coreboot [1] payload on x86. So far only Link 17(Chromebook Pixel) and QEMU [2] x86 targets have been tested, but it should 18work with minimal adjustments on other x86 boards since coreboot deals with 19most of the low-level details. 20 21U-Boot also supports booting directly from x86 reset vector without coreboot, 22aka raw support or bare support. Currently Link, QEMU x86 targets and all 23Intel boards support running U-Boot 'bare metal'. 24 25As for loading an OS, U-Boot supports directly booting a 32-bit or 64-bit 26Linux kernel as part of a FIT image. It also supports a compressed zImage. 27 28Build Instructions 29------------------ 30Building U-Boot as a coreboot payload is just like building U-Boot for targets 31on other architectures, like below: 32 33$ make coreboot-x86_defconfig 34$ make all 35 36Note this default configuration will build a U-Boot payload for the QEMU board. 37To build a coreboot payload against another board, you can change the build 38configuration during the 'make menuconfig' process. 39 40x86 architecture ---> 41 ... 42 (qemu-x86) Board configuration file 43 (qemu-x86) Board Device Tree Source (dts) file 44 (0x01920000) Board specific Cache-As-RAM (CAR) address 45 (0x4000) Board specific Cache-As-RAM (CAR) size 46 47Change the 'Board configuration file' and 'Board Device Tree Source (dts) file' 48to point to a new board. You can also change the Cache-As-RAM (CAR) related 49settings here if the default values do not fit your new board. 50 51Building a ROM version of U-Boot (hereafter referred to as u-boot.rom) is a 52little bit tricky, as generally it requires several binary blobs which are not 53shipped in the U-Boot source tree. Due to this reason, the u-boot.rom build is 54not turned on by default in the U-Boot source tree. Firstly, you need turn it 55on by enabling the ROM build: 56 57$ export BUILD_ROM=y 58 59This tells the Makefile to build u-boot.rom as a target. 60 61Link-specific instructions: 62 63First, you need the following binary blobs: 64 65* descriptor.bin - Intel flash descriptor 66* me.bin - Intel Management Engine 67* mrc.bin - Memory Reference Code, which sets up SDRAM 68* video ROM - sets up the display 69 70You can get these binary blobs by: 71 72$ git clone http://review.coreboot.org/p/blobs.git 73$ cd blobs 74 75Find the following files: 76 77* ./mainboard/google/link/descriptor.bin 78* ./mainboard/google/link/me.bin 79* ./northbridge/intel/sandybridge/systemagent-r6.bin 80 81The 3rd one should be renamed to mrc.bin. 82As for the video ROM, you can get it here [3]. 83Make sure all these binary blobs are put in the board directory. 84 85Now you can build U-Boot and obtain u-boot.rom: 86 87$ make chromebook_link_defconfig 88$ make all 89 90Intel Crown Bay specific instructions: 91 92U-Boot support of Intel Crown Bay board [4] relies on a binary blob called 93Firmware Support Package [5] to perform all the necessary initialization steps 94as documented in the BIOS Writer Guide, including initialization of the CPU, 95memory controller, chipset and certain bus interfaces. 96 97Download the Intel FSP for Atom E6xx series and Platform Controller Hub EG20T, 98install it on your host and locate the FSP binary blob. Note this platform 99also requires a Chipset Micro Code (CMC) state machine binary to be present in 100the SPI flash where u-boot.rom resides, and this CMC binary blob can be found 101in this FSP package too. 102 103* ./FSP/QUEENSBAY_FSP_GOLD_001_20-DECEMBER-2013.fd 104* ./Microcode/C0_22211.BIN 105 106Rename the first one to fsp.bin and second one to cmc.bin and put them in the 107board directory. 108 109Note the FSP release version 001 has a bug which could cause random endless 110loop during the FspInit call. This bug was published by Intel although Intel 111did not describe any details. We need manually apply the patch to the FSP 112binary using any hex editor (eg: bvi). Go to the offset 0x1fcd8 of the FSP 113binary, change the following five bytes values from orginally E8 42 FF FF FF 114to B8 00 80 0B 00. 115 116Now you can build U-Boot and obtain u-boot.rom 117 118$ make crownbay_defconfig 119$ make all 120 121Intel Minnowboard Max instructions: 122 123This uses as FSP as with Crown Bay, except it is for the Atom E3800 series. 124Download this and get the .fd file (BAYTRAIL_FSP_GOLD_003_16-SEP-2014.fd at 125the time of writing). Put it in the board directory: 126board/intel/minnowmax/fsp.bin 127 128Obtain the VGA RAM (Vga.dat at the time of writing) and put it into the same 129directory: board/intel/minnowmax/vga.bin 130 131You still need two more binary blobs. The first comes from the original 132firmware image available from: 133 134http://firmware.intel.com/sites/default/files/2014-WW42.4-MinnowBoardMax.73-64-bit.bin_Release.zip 135 136Unzip it: 137 138 $ unzip 2014-WW42.4-MinnowBoardMax.73-64-bit.bin_Release.zip 139 140Use ifdtool in the U-Boot tools directory to extract the images from that 141file, for example: 142 143 $ ./tools/ifdtool -x MNW2MAX1.X64.0073.R02.1409160934.bin 144 145This will provide the descriptor file - copy this into the correct place: 146 147 $ cp flashregion_0_flashdescriptor.bin board/intel/minnowmax/descriptor.bin 148 149Then do the same with the sample SPI image provided in the FSP (SPI.bin at 150the time of writing) to obtain the last image. Note that this will also 151produce a flash descriptor file, but it does not seem to work, probably 152because it is not designed for the Minnowmax. That is why you need to get 153the flash descriptor from the original firmware as above. 154 155 $ ./tools/ifdtool -x BayleyBay/SPI.bin 156 $ cp flashregion_2_intel_me.bin board/intel/minnowmax/me.bin 157 158Now you can build U-Boot and obtain u-boot.rom 159 160$ make minnowmax_defconfig 161$ make all 162 163Intel Galileo instructions: 164 165Only one binary blob is needed for Remote Management Unit (RMU) within Intel 166Quark SoC. Not like FSP, U-Boot does not call into the binary. The binary is 167needed by the Quark SoC itself. 168 169You can get the binary blob from Quark Board Support Package from Intel website: 170 171* ./QuarkSocPkg/QuarkNorthCluster/Binary/QuarkMicrocode/RMU.bin 172 173Rename the file and put it to the board directory by: 174 175 $ cp RMU.bin board/intel/galileo/rmu.bin 176 177Now you can build U-Boot and obtain u-boot.rom 178 179$ make galileo_defconfig 180$ make all 181 182QEMU x86 target instructions: 183 184To build u-boot.rom for QEMU x86 targets, just simply run 185 186$ make qemu-x86_defconfig 187$ make all 188 189Test with coreboot 190------------------ 191For testing U-Boot as the coreboot payload, there are things that need be paid 192attention to. coreboot supports loading an ELF executable and a 32-bit plain 193binary, as well as other supported payloads. With the default configuration, 194U-Boot is set up to use a separate Device Tree Blob (dtb). As of today, the 195generated u-boot-dtb.bin needs to be packaged by the cbfstool utility (a tool 196provided by coreboot) manually as coreboot's 'make menuconfig' does not provide 197this capability yet. The command is as follows: 198 199# in the coreboot root directory 200$ ./build/util/cbfstool/cbfstool build/coreboot.rom add-flat-binary \ 201 -f u-boot-dtb.bin -n fallback/payload -c lzma -l 0x1110000 -e 0x1110015 202 203Make sure 0x1110000 matches CONFIG_SYS_TEXT_BASE and 0x1110015 matches the 204symbol address of _start (in arch/x86/cpu/start.S). 205 206If you want to use ELF as the coreboot payload, change U-Boot configuration to 207use CONFIG_OF_EMBED instead of CONFIG_OF_SEPARATE. 208 209To enable video you must enable these options in coreboot: 210 211 - Set framebuffer graphics resolution (1280x1024 32k-color (1:5:5)) 212 - Keep VESA framebuffer 213 214At present it seems that for Minnowboard Max, coreboot does not pass through 215the video information correctly (it always says the resolution is 0x0). This 216works correctly for link though. 217 218Test with QEMU 219-------------- 220QEMU is a fancy emulator that can enable us to test U-Boot without access to 221a real x86 board. Please make sure your QEMU version is 2.3.0 or above test 222U-Boot. To launch QEMU with u-boot.rom, call QEMU as follows: 223 224$ qemu-system-i386 -nographic -bios path/to/u-boot.rom 225 226This will instantiate an emulated x86 board with i440FX and PIIX chipset. QEMU 227also supports emulating an x86 board with Q35 and ICH9 based chipset, which is 228also supported by U-Boot. To instantiate such a machine, call QEMU with: 229 230$ qemu-system-i386 -nographic -bios path/to/u-boot.rom -M q35 231 232Note by default QEMU instantiated boards only have 128 MiB system memory. But 233it is enough to have U-Boot boot and function correctly. You can increase the 234system memory by pass '-m' parameter to QEMU if you want more memory: 235 236$ qemu-system-i386 -nographic -bios path/to/u-boot.rom -m 1024 237 238This creates a board with 1 GiB system memory. Currently U-Boot for QEMU only 239supports 3 GiB maximum system memory and reserves the last 1 GiB address space 240for PCI device memory-mapped I/O and other stuff, so the maximum value of '-m' 241would be 3072. 242 243QEMU emulates a graphic card which U-Boot supports. Removing '-nographic' will 244show QEMU's VGA console window. Note this will disable QEMU's serial output. 245If you want to check both consoles, use '-serial stdio'. 246 247CPU Microcode 248------------- 249Modern CPUs usually require a special bit stream called microcode [6] to be 250loaded on the processor after power up in order to function properly. U-Boot 251has already integrated these as hex dumps in the source tree. 252 253Driver Model 254------------ 255x86 has been converted to use driver model for serial and GPIO. 256 257Device Tree 258----------- 259x86 uses device tree to configure the board thus requires CONFIG_OF_CONTROL to 260be turned on. Not every device on the board is configured via device tree, but 261more and more devices will be added as time goes by. Check out the directory 262arch/x86/dts/ for these device tree source files. 263 264Useful Commands 265--------------- 266In keeping with the U-Boot philosophy of providing functions to check and 267adjust internal settings, there are several x86-specific commands that may be 268useful: 269 270hob - Display information about Firmware Support Package (FSP) Hand-off 271 Block. This is only available on platforms which use FSP, mostly 272 Atom. 273iod - Display I/O memory 274iow - Write I/O memory 275mtrr - List and set the Memory Type Range Registers (MTRR). These are used to 276 tell the CPU whether memory is cacheable and if so the cache write 277 mode to use. U-Boot sets up some reasonable values but you can 278 adjust then with this command. 279 280Development Flow 281---------------- 282These notes are for those who want to port U-Boot to a new x86 platform. 283 284Since x86 CPUs boot from SPI flash, a SPI flash emulator is a good investment. 285The Dediprog em100 can be used on Linux. The em100 tool is available here: 286 287 http://review.coreboot.org/p/em100.git 288 289On Minnowboard Max the following command line can be used: 290 291 sudo em100 -s -p LOW -d u-boot.rom -c W25Q64DW -r 292 293A suitable clip for connecting over the SPI flash chip is here: 294 295 http://www.dediprog.com/pd/programmer-accessories/EM-TC-8 296 297This allows you to override the SPI flash contents for development purposes. 298Typically you can write to the em100 in around 1200ms, considerably faster 299than programming the real flash device each time. The only important 300limitation of the em100 is that it only supports SPI bus speeds up to 20MHz. 301This means that images must be set to boot with that speed. This is an 302Intel-specific feature - e.g. tools/ifttool has an option to set the SPI 303speed in the SPI descriptor region. 304 305If your chip/board uses an Intel Firmware Support Package (FSP) it is fairly 306easy to fit it in. You can follow the Minnowboard Max implementation, for 307example. Hopefully you will just need to create new files similar to those 308in arch/x86/cpu/baytrail which provide Bay Trail support. 309 310If you are not using an FSP you have more freedom and more responsibility. 311The ivybridge support works this way, although it still uses a ROM for 312graphics and still has binary blobs containing Intel code. You should aim to 313support all important peripherals on your platform including video and storage. 314Use the device tree for configuration where possible. 315 316For the microcode you can create a suitable device tree file using the 317microcode tool: 318 319 ./tools/microcode-tool -d microcode.dat create <model> 320 321or if you only have header files and not the full Intel microcode.dat database: 322 323 ./tools/microcode-tool -H BAY_TRAIL_FSP_KIT/Microcode/M0130673322.h \ 324 -H BAY_TRAIL_FSP_KIT/Microcode/M0130679901.h \ 325 create all 326 327These are written to arch/x86/dts/microcode/ by default. 328 329Note that it is possible to just add the micrcode for your CPU if you know its 330model. U-Boot prints this information when it starts 331 332 CPU: x86_64, vendor Intel, device 30673h 333 334so here we can use the M0130673322 file. 335 336If you platform can display POST codes on two little 7-segment displays on 337the board, then you can use post_code() calls from C or assembler to monitor 338boot progress. This can be good for debugging. 339 340If not, you can try to get serial working as early as possible. The early 341debug serial port may be useful here. See setup_early_uart() for an example. 342 343TODO List 344--------- 345- Audio 346- Chrome OS verified boot 347- SMI and ACPI support, to provide platform info and facilities to Linux 348 349References 350---------- 351[1] http://www.coreboot.org 352[2] http://www.qemu.org 353[3] http://www.coreboot.org/~stepan/pci8086,0166.rom 354[4] http://www.intel.com/content/www/us/en/embedded/design-tools/evaluation-platforms/atom-e660-eg20t-development-kit.html 355[5] http://www.intel.com/fsp 356[6] http://en.wikipedia.org/wiki/Microcode 357