xref: /openbmc/u-boot/doc/README.rockchip (revision 9cb05a8f)
1#
2# Copyright (C) 2015 Google. Inc
3# Written by Simon Glass <sjg@chromium.org>
4#
5# SPDX-License-Identifier:	GPL-2.0+
6#
7
8U-Boot on Rockchip
9==================
10
11There are several repositories available with versions of U-Boot that support
12many Rockchip devices [1] [2].
13
14The current mainline support is experimental only and is not useful for
15anything. It should provide a base on which to build.
16
17So far only support for the RK3288 is provided.
18
19
20Prerequisites
21=============
22
23You will need:
24
25   - Firefly RK3288 baord
26   - Power connection to 5V using the supplied micro-USB power cable
27   - Separate USB serial cable attached to your computer and the Firefly
28        (connect to the micro-USB connector below the logo)
29   - rkflashtool [3]
30   - openssl (sudo apt-get install openssl)
31   - Serial UART connection [4]
32   - Suitable ARM cross compiler, e.g.:
33        sudo apt-get install gcc-4.7-arm-linux-gnueabi
34
35
36Building
37========
38
39At present three RK3288 boards are supported:
40
41   - Firefly RK3288 - use firefly-rk3288 configuration
42   - Radxa Rock 2 - also uses firefly-rk3288 configuration
43   - Haier Chromebook - use chromebook_jerry configuration
44
45one RK3036 board is support:
46
47   - EVB RK3036 - use evb-rk3036_defconfig configuration
48
49For example:
50
51   CROSS_COMPILE=arm-linux-gnueabi- make O=firefly firefly-rk3288_defconfig all
52
53(or you can use another cross compiler if you prefer)
54
55Note that the Radxa Rock 2 uses the Firefly configuration for now as
56device tree files are not yet available for the Rock 2. Clearly the two
57have hardware differences, so this approach will break down as more drivers
58are added.
59
60
61Writing to the board with USB
62=============================
63
64For USB to work you must get your board into ROM boot mode, either by erasing
65your MMC or (perhaps) holding the recovery button when you boot the board.
66To erase your MMC, you can boot into Linux and type (as root)
67
68   dd if=/dev/zero of=/dev/mmcblk0 bs=1M
69
70Connect your board's OTG port to your computer.
71
72To create a suitable image and write it to the board:
73
74   ./firefly-rk3288/tools/mkimage -T rkimage -d \
75	./firefly-rk3288/spl/u-boot-spl-dtb.bin out && \
76   cat out | openssl rc4 -K 7c4e0304550509072d2c7b38170d1711 | rkflashtool l
77
78If all goes well you should something like:
79
80   U-Boot SPL 2015.07-rc1-00383-ge345740-dirty (Jun 03 2015 - 10:06:49)
81   Card did not respond to voltage select!
82   spl: mmc init failed with error: -17
83   ### ERROR ### Please RESET the board ###
84
85You will need to reset the board before each time you try. Yes, that's all
86it does so far. If support for the Rockchip USB protocol or DFU were added
87in SPL then we could in principle load U-Boot and boot to a prompt from USB
88as several other platforms do. However it does not seem to be possible to
89use the existing boot ROM code from SPL.
90
91
92Booting from an SD card
93=======================
94
95To write an image that boots from an SD card (assumed to be /dev/sdc):
96
97   ./firefly-rk3288/tools/mkimage -T rksd -d \
98	firefly-rk3288/spl/u-boot-spl-dtb.bin out && \
99   sudo dd if=out of=/dev/sdc seek=64 && \
100   sudo dd if=firefly-rk3288/u-boot-dtb.img of=/dev/sdc seek=256
101
102This puts the Rockchip header and SPL image first and then places the U-Boot
103image at block 256 (i.e. 128KB from the start of the SD card). This
104corresponds with this setting in U-Boot:
105
106   #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	256
107
108Put this SD (or micro-SD) card into your board and reset it. You should see
109something like:
110
111   U-Boot SPL 2015.07-rc1-00383-ge345740-dirty (Jun 03 2015 - 11:04:40)
112
113
114   U-Boot 2015.07-rc1-00383-ge345740-dirty (Jun 03 2015 - 11:04:40)
115
116   DRAM:  2 GiB
117   MMC:
118   Using default environment
119
120   In:    serial@ff690000
121   Out:   serial@ff690000
122   Err:   serial@ff690000
123   =>
124
125For evb_rk3036 board:
126	./evb-rk3036/tools/mkimage -T rksd  -d evb-rk3036/spl/u-boot-spl.bin out && \
127	cat evb-rk3036/u-boot-dtb.bin >> out && \
128	sudo dd if=out of=/dev/sdc seek=64
129
130Note: rk3036 SDMMC and debug uart use the same iomux, so if you boot from SD, the
131      debug uart must be disabled
132
133Booting from SPI
134================
135
136To write an image that boots from SPI flash (e.g. for the Haier Chromebook):
137
138   ./chromebook_jerry/tools/mkimage -T rkspi -d chromebook_jerry/spl/u-boot-spl-dtb.bin out
139   dd if=spl.bin of=out.bin bs=128K conv=sync
140   cat chromebook_jerry/u-boot-dtb.img out.bin
141   dd if=out.bin of=out.bin.pad bs=4M conv=sync
142
143This converts the SPL image to the required SPI format by adding the Rockchip
144header and skipping every 2KB block. Then the U-Boot image is written at
145offset 128KB and the whole image is padded to 4MB which is the SPI flash size.
146The position of U-Boot is controlled with this setting in U-Boot:
147
148   #define CONFIG_SYS_SPI_U_BOOT_OFFS	(128 << 10)
149
150If you have a Dediprog em100pro connected then you can write the image with:
151
152      sudo em100 -s -c GD25LQ32 -d out.bin.pad -r
153
154When booting you should see something like:
155
156   U-Boot SPL 2015.07-rc2-00215-g9a58220-dirty (Jun 23 2015 - 12:11:32)
157
158
159   U-Boot 2015.07-rc2-00215-g9a58220-dirty (Jun 23 2015 - 12:11:32 -0600)
160
161   Model: Google Jerry
162   DRAM:  2 GiB
163   MMC:
164   Using default environment
165
166   In:    serial@ff690000
167   Out:   serial@ff690000
168   Err:   serial@ff690000
169   =>
170
171
172Future work
173===========
174
175Immediate priorities are:
176
177- GPIO (driver exists but is lightly tested)
178- I2C (driver exists but is non-functional)
179- USB host
180- USB device
181- PMIC and regulators (only ACT8846 is supported at present)
182- LCD and HDMI
183- Run CPU at full speed
184- Ethernet
185- NAND flash
186- Support for other Rockchip parts
187- Boot U-Boot proper over USB OTG (at present only SPL works)
188
189
190Development Notes
191=================
192
193There are plenty of patches in the links below to help with this work.
194
195[1] https://github.com/rkchrome/uboot.git
196[2] https://github.com/linux-rockchip/u-boot-rockchip.git branch u-boot-rk3288
197[3] https://github.com/linux-rockchip/rkflashtool.git
198[4] http://wiki.t-firefly.com/index.php/Firefly-RK3288/Serial_debug/en
199
200rkimage
201-------
202
203rkimage.c produces an SPL image suitable for sending directly to the boot ROM
204over USB OTG. This is a very simple format - just the string RK32 (as 4 bytes)
205followed by u-boot-spl-dtb.bin.
206
207The boot ROM loads image to 0xff704000 which is in the internal SRAM. The SRAM
208starts at 0xff700000 and extends to 0xff718000 where we put the stack.
209
210rksd
211----
212
213rksd.c produces an image consisting of 32KB of empty space, a header and
214u-boot-spl-dtb.bin. The header is defined by 'struct header0_info' although
215most of the fields are unused by U-Boot. We just need to specify the
216signature, a flag and the block offset and size of the SPL image.
217
218The header occupies a single block but we pad it out to 4 blocks. The header
219is encoding using RC4 with the key 7c4e0304550509072d2c7b38170d1711. The SPL
220image can be encoded too but we don't do that.
221
222The maximum size of u-boot-spl-dtb.bin which the boot ROM will read is 32KB,
223or 0x40 blocks. This is a severe and annoying limitation. There may be a way
224around this limitation, since there is plenty of SRAM, but at present the
225board refuses to boot if this limit is exceeded.
226
227The image produced is padded up to a block boundary (512 bytes). It should be
228written to the start of an SD card using dd.
229
230Since this image is set to load U-Boot from the SD card at block offset,
231CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR, dd should be used to write
232u-boot-dtb.img to the SD card at that offset. See above for instructions.
233
234rkspi
235-----
236
237rkspi.c produces an image consisting of a header and u-boot-spl-dtb.bin. The
238resulting image is then spread out so that only the first 2KB of each 4KB
239sector is used. The header is the same as with rksd and the maximum size is
240also 32KB (before spreading). The image should be written to the start of
241SPI flash.
242
243See above for instructions on how to write a SPI image.
244
245
246Device tree and driver model
247----------------------------
248
249Where possible driver model is used to provide a structure to the
250functionality. Device tree is used for configuration. However these have an
251overhead and in SPL with a 32KB size limit some shortcuts have been taken.
252In general all Rockchip drivers should use these features, with SPL-specific
253modifications where required.
254
255
256--
257Simon Glass <sjg@chromium.org>
25824 June 2015
259