1 /* 2 * Copyright (c) 2011 The Chromium OS Authors. 3 * (C) Copyright 2002-2006 4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 5 * 6 * (C) Copyright 2002 7 * Sysgo Real-Time Solutions, GmbH <www.elinos.com> 8 * Marius Groeger <mgroeger@sysgo.de> 9 * 10 * SPDX-License-Identifier: GPL-2.0+ 11 */ 12 13 #include <common.h> 14 #include <linux/compiler.h> 15 #include <version.h> 16 #include <environment.h> 17 #include <dm.h> 18 #include <fdtdec.h> 19 #include <fs.h> 20 #if defined(CONFIG_CMD_IDE) 21 #include <ide.h> 22 #endif 23 #include <i2c.h> 24 #include <initcall.h> 25 #include <logbuff.h> 26 #include <malloc.h> 27 #include <mapmem.h> 28 29 /* TODO: Can we move these into arch/ headers? */ 30 #ifdef CONFIG_8xx 31 #include <mpc8xx.h> 32 #endif 33 #ifdef CONFIG_5xx 34 #include <mpc5xx.h> 35 #endif 36 #ifdef CONFIG_MPC5xxx 37 #include <mpc5xxx.h> 38 #endif 39 #if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500)) 40 #include <asm/mp.h> 41 #endif 42 43 #include <os.h> 44 #include <post.h> 45 #include <spi.h> 46 #include <status_led.h> 47 #include <trace.h> 48 #include <watchdog.h> 49 #include <asm/errno.h> 50 #include <asm/io.h> 51 #include <asm/sections.h> 52 #if defined(CONFIG_X86) || defined(CONFIG_ARC) 53 #include <asm/init_helpers.h> 54 #include <asm/relocate.h> 55 #endif 56 #ifdef CONFIG_SANDBOX 57 #include <asm/state.h> 58 #endif 59 #include <dm/root.h> 60 #include <linux/compiler.h> 61 62 /* 63 * Pointer to initial global data area 64 * 65 * Here we initialize it if needed. 66 */ 67 #ifdef XTRN_DECLARE_GLOBAL_DATA_PTR 68 #undef XTRN_DECLARE_GLOBAL_DATA_PTR 69 #define XTRN_DECLARE_GLOBAL_DATA_PTR /* empty = allocate here */ 70 DECLARE_GLOBAL_DATA_PTR = (gd_t *) (CONFIG_SYS_INIT_GD_ADDR); 71 #else 72 DECLARE_GLOBAL_DATA_PTR; 73 #endif 74 75 /* 76 * TODO(sjg@chromium.org): IMO this code should be 77 * refactored to a single function, something like: 78 * 79 * void led_set_state(enum led_colour_t colour, int on); 80 */ 81 /************************************************************************ 82 * Coloured LED functionality 83 ************************************************************************ 84 * May be supplied by boards if desired 85 */ 86 __weak void coloured_LED_init(void) {} 87 __weak void red_led_on(void) {} 88 __weak void red_led_off(void) {} 89 __weak void green_led_on(void) {} 90 __weak void green_led_off(void) {} 91 __weak void yellow_led_on(void) {} 92 __weak void yellow_led_off(void) {} 93 __weak void blue_led_on(void) {} 94 __weak void blue_led_off(void) {} 95 96 /* 97 * Why is gd allocated a register? Prior to reloc it might be better to 98 * just pass it around to each function in this file? 99 * 100 * After reloc one could argue that it is hardly used and doesn't need 101 * to be in a register. Or if it is it should perhaps hold pointers to all 102 * global data for all modules, so that post-reloc we can avoid the massive 103 * literal pool we get on ARM. Or perhaps just encourage each module to use 104 * a structure... 105 */ 106 107 /* 108 * Could the CONFIG_SPL_BUILD infection become a flag in gd? 109 */ 110 111 #if defined(CONFIG_WATCHDOG) || defined(CONFIG_HW_WATCHDOG) 112 static int init_func_watchdog_init(void) 113 { 114 # if defined(CONFIG_HW_WATCHDOG) && (defined(CONFIG_BLACKFIN) || \ 115 defined(CONFIG_M68K) || defined(CONFIG_MICROBLAZE) || \ 116 defined(CONFIG_SH) || defined(CONFIG_AT91SAM9_WATCHDOG) || \ 117 defined(CONFIG_IMX_WATCHDOG)) 118 hw_watchdog_init(); 119 # endif 120 puts(" Watchdog enabled\n"); 121 WATCHDOG_RESET(); 122 123 return 0; 124 } 125 126 int init_func_watchdog_reset(void) 127 { 128 WATCHDOG_RESET(); 129 130 return 0; 131 } 132 #endif /* CONFIG_WATCHDOG */ 133 134 __weak void board_add_ram_info(int use_default) 135 { 136 /* please define platform specific board_add_ram_info() */ 137 } 138 139 static int init_baud_rate(void) 140 { 141 gd->baudrate = getenv_ulong("baudrate", 10, CONFIG_BAUDRATE); 142 return 0; 143 } 144 145 static int display_text_info(void) 146 { 147 #if !defined(CONFIG_SANDBOX) && !defined(CONFIG_EFI_APP) 148 ulong bss_start, bss_end, text_base; 149 150 bss_start = (ulong)&__bss_start; 151 bss_end = (ulong)&__bss_end; 152 153 #ifdef CONFIG_SYS_TEXT_BASE 154 text_base = CONFIG_SYS_TEXT_BASE; 155 #else 156 text_base = CONFIG_SYS_MONITOR_BASE; 157 #endif 158 159 debug("U-Boot code: %08lX -> %08lX BSS: -> %08lX\n", 160 text_base, bss_start, bss_end); 161 #endif 162 163 #ifdef CONFIG_MODEM_SUPPORT 164 debug("Modem Support enabled\n"); 165 #endif 166 #ifdef CONFIG_USE_IRQ 167 debug("IRQ Stack: %08lx\n", IRQ_STACK_START); 168 debug("FIQ Stack: %08lx\n", FIQ_STACK_START); 169 #endif 170 171 return 0; 172 } 173 174 static int announce_dram_init(void) 175 { 176 puts("DRAM: "); 177 return 0; 178 } 179 180 #if defined(CONFIG_MIPS) || defined(CONFIG_PPC) || defined(CONFIG_M68K) 181 static int init_func_ram(void) 182 { 183 #ifdef CONFIG_BOARD_TYPES 184 int board_type = gd->board_type; 185 #else 186 int board_type = 0; /* use dummy arg */ 187 #endif 188 189 gd->ram_size = initdram(board_type); 190 191 if (gd->ram_size > 0) 192 return 0; 193 194 puts("*** failed ***\n"); 195 return 1; 196 } 197 #endif 198 199 static int show_dram_config(void) 200 { 201 unsigned long long size; 202 203 #ifdef CONFIG_NR_DRAM_BANKS 204 int i; 205 206 debug("\nRAM Configuration:\n"); 207 for (i = size = 0; i < CONFIG_NR_DRAM_BANKS; i++) { 208 size += gd->bd->bi_dram[i].size; 209 debug("Bank #%d: %llx ", i, 210 (unsigned long long)(gd->bd->bi_dram[i].start)); 211 #ifdef DEBUG 212 print_size(gd->bd->bi_dram[i].size, "\n"); 213 #endif 214 } 215 debug("\nDRAM: "); 216 #else 217 size = gd->ram_size; 218 #endif 219 220 print_size(size, ""); 221 board_add_ram_info(0); 222 putc('\n'); 223 224 return 0; 225 } 226 227 __weak void dram_init_banksize(void) 228 { 229 #if defined(CONFIG_NR_DRAM_BANKS) && defined(CONFIG_SYS_SDRAM_BASE) 230 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE; 231 gd->bd->bi_dram[0].size = get_effective_memsize(); 232 #endif 233 } 234 235 #if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C) 236 static int init_func_i2c(void) 237 { 238 puts("I2C: "); 239 #ifdef CONFIG_SYS_I2C 240 i2c_init_all(); 241 #else 242 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); 243 #endif 244 puts("ready\n"); 245 return 0; 246 } 247 #endif 248 249 #if defined(CONFIG_HARD_SPI) 250 static int init_func_spi(void) 251 { 252 puts("SPI: "); 253 spi_init(); 254 puts("ready\n"); 255 return 0; 256 } 257 #endif 258 259 __maybe_unused 260 static int zero_global_data(void) 261 { 262 memset((void *)gd, '\0', sizeof(gd_t)); 263 264 return 0; 265 } 266 267 static int setup_mon_len(void) 268 { 269 #if defined(__ARM__) || defined(__MICROBLAZE__) 270 gd->mon_len = (ulong)&__bss_end - (ulong)_start; 271 #elif defined(CONFIG_SANDBOX) || defined(CONFIG_EFI_APP) 272 gd->mon_len = (ulong)&_end - (ulong)_init; 273 #elif defined(CONFIG_BLACKFIN) || defined(CONFIG_NIOS2) 274 gd->mon_len = CONFIG_SYS_MONITOR_LEN; 275 #elif defined(CONFIG_NDS32) 276 gd->mon_len = (ulong)(&__bss_end) - (ulong)(&_start); 277 #else 278 /* TODO: use (ulong)&__bss_end - (ulong)&__text_start; ? */ 279 gd->mon_len = (ulong)&__bss_end - CONFIG_SYS_MONITOR_BASE; 280 #endif 281 return 0; 282 } 283 284 __weak int arch_cpu_init(void) 285 { 286 return 0; 287 } 288 289 #ifdef CONFIG_SANDBOX 290 static int setup_ram_buf(void) 291 { 292 struct sandbox_state *state = state_get_current(); 293 294 gd->arch.ram_buf = state->ram_buf; 295 gd->ram_size = state->ram_size; 296 297 return 0; 298 } 299 #endif 300 301 /* Get the top of usable RAM */ 302 __weak ulong board_get_usable_ram_top(ulong total_size) 303 { 304 #ifdef CONFIG_SYS_SDRAM_BASE 305 /* 306 * Detect whether we have so much RAM that it goes past the end of our 307 * 32-bit address space. If so, clip the usable RAM so it doesn't. 308 */ 309 if (gd->ram_top < CONFIG_SYS_SDRAM_BASE) 310 /* 311 * Will wrap back to top of 32-bit space when reservations 312 * are made. 313 */ 314 return 0; 315 #endif 316 return gd->ram_top; 317 } 318 319 static int setup_dest_addr(void) 320 { 321 debug("Monitor len: %08lX\n", gd->mon_len); 322 /* 323 * Ram is setup, size stored in gd !! 324 */ 325 debug("Ram size: %08lX\n", (ulong)gd->ram_size); 326 #if defined(CONFIG_SYS_MEM_TOP_HIDE) 327 /* 328 * Subtract specified amount of memory to hide so that it won't 329 * get "touched" at all by U-Boot. By fixing up gd->ram_size 330 * the Linux kernel should now get passed the now "corrected" 331 * memory size and won't touch it either. This should work 332 * for arch/ppc and arch/powerpc. Only Linux board ports in 333 * arch/powerpc with bootwrapper support, that recalculate the 334 * memory size from the SDRAM controller setup will have to 335 * get fixed. 336 */ 337 gd->ram_size -= CONFIG_SYS_MEM_TOP_HIDE; 338 #endif 339 #ifdef CONFIG_SYS_SDRAM_BASE 340 gd->ram_top = CONFIG_SYS_SDRAM_BASE; 341 #endif 342 gd->ram_top += get_effective_memsize(); 343 gd->ram_top = board_get_usable_ram_top(gd->mon_len); 344 gd->relocaddr = gd->ram_top; 345 debug("Ram top: %08lX\n", (ulong)gd->ram_top); 346 #if defined(CONFIG_MP) && (defined(CONFIG_MPC86xx) || defined(CONFIG_E500)) 347 /* 348 * We need to make sure the location we intend to put secondary core 349 * boot code is reserved and not used by any part of u-boot 350 */ 351 if (gd->relocaddr > determine_mp_bootpg(NULL)) { 352 gd->relocaddr = determine_mp_bootpg(NULL); 353 debug("Reserving MP boot page to %08lx\n", gd->relocaddr); 354 } 355 #endif 356 return 0; 357 } 358 359 #if defined(CONFIG_LOGBUFFER) && !defined(CONFIG_ALT_LB_ADDR) 360 static int reserve_logbuffer(void) 361 { 362 /* reserve kernel log buffer */ 363 gd->relocaddr -= LOGBUFF_RESERVE; 364 debug("Reserving %dk for kernel logbuffer at %08lx\n", LOGBUFF_LEN, 365 gd->relocaddr); 366 return 0; 367 } 368 #endif 369 370 #ifdef CONFIG_PRAM 371 /* reserve protected RAM */ 372 static int reserve_pram(void) 373 { 374 ulong reg; 375 376 reg = getenv_ulong("pram", 10, CONFIG_PRAM); 377 gd->relocaddr -= (reg << 10); /* size is in kB */ 378 debug("Reserving %ldk for protected RAM at %08lx\n", reg, 379 gd->relocaddr); 380 return 0; 381 } 382 #endif /* CONFIG_PRAM */ 383 384 /* Round memory pointer down to next 4 kB limit */ 385 static int reserve_round_4k(void) 386 { 387 gd->relocaddr &= ~(4096 - 1); 388 return 0; 389 } 390 391 #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) && \ 392 defined(CONFIG_ARM) 393 static int reserve_mmu(void) 394 { 395 /* reserve TLB table */ 396 gd->arch.tlb_size = PGTABLE_SIZE; 397 gd->relocaddr -= gd->arch.tlb_size; 398 399 /* round down to next 64 kB limit */ 400 gd->relocaddr &= ~(0x10000 - 1); 401 402 gd->arch.tlb_addr = gd->relocaddr; 403 debug("TLB table from %08lx to %08lx\n", gd->arch.tlb_addr, 404 gd->arch.tlb_addr + gd->arch.tlb_size); 405 return 0; 406 } 407 #endif 408 409 #ifdef CONFIG_LCD 410 static int reserve_lcd(void) 411 { 412 #ifdef CONFIG_FB_ADDR 413 gd->fb_base = CONFIG_FB_ADDR; 414 #else 415 /* reserve memory for LCD display (always full pages) */ 416 gd->relocaddr = lcd_setmem(gd->relocaddr); 417 gd->fb_base = gd->relocaddr; 418 #endif /* CONFIG_FB_ADDR */ 419 return 0; 420 } 421 #endif /* CONFIG_LCD */ 422 423 static int reserve_trace(void) 424 { 425 #ifdef CONFIG_TRACE 426 gd->relocaddr -= CONFIG_TRACE_BUFFER_SIZE; 427 gd->trace_buff = map_sysmem(gd->relocaddr, CONFIG_TRACE_BUFFER_SIZE); 428 debug("Reserving %dk for trace data at: %08lx\n", 429 CONFIG_TRACE_BUFFER_SIZE >> 10, gd->relocaddr); 430 #endif 431 432 return 0; 433 } 434 435 #if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \ 436 !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \ 437 !defined(CONFIG_BLACKFIN) && !defined(CONFIG_M68K) 438 static int reserve_video(void) 439 { 440 /* reserve memory for video display (always full pages) */ 441 gd->relocaddr = video_setmem(gd->relocaddr); 442 gd->fb_base = gd->relocaddr; 443 444 return 0; 445 } 446 #endif 447 448 static int reserve_uboot(void) 449 { 450 /* 451 * reserve memory for U-Boot code, data & bss 452 * round down to next 4 kB limit 453 */ 454 gd->relocaddr -= gd->mon_len; 455 gd->relocaddr &= ~(4096 - 1); 456 #ifdef CONFIG_E500 457 /* round down to next 64 kB limit so that IVPR stays aligned */ 458 gd->relocaddr &= ~(65536 - 1); 459 #endif 460 461 debug("Reserving %ldk for U-Boot at: %08lx\n", gd->mon_len >> 10, 462 gd->relocaddr); 463 464 gd->start_addr_sp = gd->relocaddr; 465 466 return 0; 467 } 468 469 #ifndef CONFIG_SPL_BUILD 470 /* reserve memory for malloc() area */ 471 static int reserve_malloc(void) 472 { 473 gd->start_addr_sp = gd->start_addr_sp - TOTAL_MALLOC_LEN; 474 debug("Reserving %dk for malloc() at: %08lx\n", 475 TOTAL_MALLOC_LEN >> 10, gd->start_addr_sp); 476 return 0; 477 } 478 479 /* (permanently) allocate a Board Info struct */ 480 static int reserve_board(void) 481 { 482 if (!gd->bd) { 483 gd->start_addr_sp -= sizeof(bd_t); 484 gd->bd = (bd_t *)map_sysmem(gd->start_addr_sp, sizeof(bd_t)); 485 memset(gd->bd, '\0', sizeof(bd_t)); 486 debug("Reserving %zu Bytes for Board Info at: %08lx\n", 487 sizeof(bd_t), gd->start_addr_sp); 488 } 489 return 0; 490 } 491 #endif 492 493 static int setup_machine(void) 494 { 495 #ifdef CONFIG_MACH_TYPE 496 gd->bd->bi_arch_number = CONFIG_MACH_TYPE; /* board id for Linux */ 497 #endif 498 return 0; 499 } 500 501 static int reserve_global_data(void) 502 { 503 gd->start_addr_sp -= sizeof(gd_t); 504 gd->new_gd = (gd_t *)map_sysmem(gd->start_addr_sp, sizeof(gd_t)); 505 debug("Reserving %zu Bytes for Global Data at: %08lx\n", 506 sizeof(gd_t), gd->start_addr_sp); 507 return 0; 508 } 509 510 static int reserve_fdt(void) 511 { 512 /* 513 * If the device tree is sitting immediately above our image then we 514 * must relocate it. If it is embedded in the data section, then it 515 * will be relocated with other data. 516 */ 517 if (gd->fdt_blob) { 518 gd->fdt_size = ALIGN(fdt_totalsize(gd->fdt_blob) + 0x1000, 32); 519 520 gd->start_addr_sp -= gd->fdt_size; 521 gd->new_fdt = map_sysmem(gd->start_addr_sp, gd->fdt_size); 522 debug("Reserving %lu Bytes for FDT at: %08lx\n", 523 gd->fdt_size, gd->start_addr_sp); 524 } 525 526 return 0; 527 } 528 529 int arch_reserve_stacks(void) 530 { 531 return 0; 532 } 533 534 static int reserve_stacks(void) 535 { 536 /* make stack pointer 16-byte aligned */ 537 gd->start_addr_sp -= 16; 538 gd->start_addr_sp &= ~0xf; 539 540 /* 541 * let the architecture-specific code tailor gd->start_addr_sp and 542 * gd->irq_sp 543 */ 544 return arch_reserve_stacks(); 545 } 546 547 static int display_new_sp(void) 548 { 549 debug("New Stack Pointer is: %08lx\n", gd->start_addr_sp); 550 551 return 0; 552 } 553 554 #if defined(CONFIG_PPC) || defined(CONFIG_M68K) || defined(CONFIG_MIPS) 555 static int setup_board_part1(void) 556 { 557 bd_t *bd = gd->bd; 558 559 /* 560 * Save local variables to board info struct 561 */ 562 bd->bi_memstart = CONFIG_SYS_SDRAM_BASE; /* start of memory */ 563 bd->bi_memsize = gd->ram_size; /* size in bytes */ 564 565 #ifdef CONFIG_SYS_SRAM_BASE 566 bd->bi_sramstart = CONFIG_SYS_SRAM_BASE; /* start of SRAM */ 567 bd->bi_sramsize = CONFIG_SYS_SRAM_SIZE; /* size of SRAM */ 568 #endif 569 570 #if defined(CONFIG_8xx) || defined(CONFIG_MPC8260) || defined(CONFIG_5xx) || \ 571 defined(CONFIG_E500) || defined(CONFIG_MPC86xx) 572 bd->bi_immr_base = CONFIG_SYS_IMMR; /* base of IMMR register */ 573 #endif 574 #if defined(CONFIG_MPC5xxx) || defined(CONFIG_M68K) 575 bd->bi_mbar_base = CONFIG_SYS_MBAR; /* base of internal registers */ 576 #endif 577 #if defined(CONFIG_MPC83xx) 578 bd->bi_immrbar = CONFIG_SYS_IMMR; 579 #endif 580 581 return 0; 582 } 583 #endif 584 585 #if defined(CONFIG_PPC) || defined(CONFIG_M68K) 586 static int setup_board_part2(void) 587 { 588 bd_t *bd = gd->bd; 589 590 bd->bi_intfreq = gd->cpu_clk; /* Internal Freq, in Hz */ 591 bd->bi_busfreq = gd->bus_clk; /* Bus Freq, in Hz */ 592 #if defined(CONFIG_CPM2) 593 bd->bi_cpmfreq = gd->arch.cpm_clk; 594 bd->bi_brgfreq = gd->arch.brg_clk; 595 bd->bi_sccfreq = gd->arch.scc_clk; 596 bd->bi_vco = gd->arch.vco_out; 597 #endif /* CONFIG_CPM2 */ 598 #if defined(CONFIG_MPC512X) 599 bd->bi_ipsfreq = gd->arch.ips_clk; 600 #endif /* CONFIG_MPC512X */ 601 #if defined(CONFIG_MPC5xxx) 602 bd->bi_ipbfreq = gd->arch.ipb_clk; 603 bd->bi_pcifreq = gd->pci_clk; 604 #endif /* CONFIG_MPC5xxx */ 605 #if defined(CONFIG_M68K) && defined(CONFIG_PCI) 606 bd->bi_pcifreq = gd->pci_clk; 607 #endif 608 #if defined(CONFIG_EXTRA_CLOCK) 609 bd->bi_inpfreq = gd->arch.inp_clk; /* input Freq in Hz */ 610 bd->bi_vcofreq = gd->arch.vco_clk; /* vco Freq in Hz */ 611 bd->bi_flbfreq = gd->arch.flb_clk; /* flexbus Freq in Hz */ 612 #endif 613 614 return 0; 615 } 616 #endif 617 618 #ifdef CONFIG_SYS_EXTBDINFO 619 static int setup_board_extra(void) 620 { 621 bd_t *bd = gd->bd; 622 623 strncpy((char *) bd->bi_s_version, "1.2", sizeof(bd->bi_s_version)); 624 strncpy((char *) bd->bi_r_version, U_BOOT_VERSION, 625 sizeof(bd->bi_r_version)); 626 627 bd->bi_procfreq = gd->cpu_clk; /* Processor Speed, In Hz */ 628 bd->bi_plb_busfreq = gd->bus_clk; 629 #if defined(CONFIG_405GP) || defined(CONFIG_405EP) || \ 630 defined(CONFIG_440EP) || defined(CONFIG_440GR) || \ 631 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) 632 bd->bi_pci_busfreq = get_PCI_freq(); 633 bd->bi_opbfreq = get_OPB_freq(); 634 #elif defined(CONFIG_XILINX_405) 635 bd->bi_pci_busfreq = get_PCI_freq(); 636 #endif 637 638 return 0; 639 } 640 #endif 641 642 #ifdef CONFIG_POST 643 static int init_post(void) 644 { 645 post_bootmode_init(); 646 post_run(NULL, POST_ROM | post_bootmode_get(0)); 647 648 return 0; 649 } 650 #endif 651 652 static int setup_dram_config(void) 653 { 654 /* Ram is board specific, so move it to board code ... */ 655 dram_init_banksize(); 656 657 return 0; 658 } 659 660 static int reloc_fdt(void) 661 { 662 if (gd->flags & GD_FLG_SKIP_RELOC) 663 return 0; 664 if (gd->new_fdt) { 665 memcpy(gd->new_fdt, gd->fdt_blob, gd->fdt_size); 666 gd->fdt_blob = gd->new_fdt; 667 } 668 669 return 0; 670 } 671 672 static int setup_reloc(void) 673 { 674 if (gd->flags & GD_FLG_SKIP_RELOC) { 675 debug("Skipping relocation due to flag\n"); 676 return 0; 677 } 678 679 #ifdef CONFIG_SYS_TEXT_BASE 680 gd->reloc_off = gd->relocaddr - CONFIG_SYS_TEXT_BASE; 681 #ifdef CONFIG_M68K 682 /* 683 * On all ColdFire arch cpu, monitor code starts always 684 * just after the default vector table location, so at 0x400 685 */ 686 gd->reloc_off = gd->relocaddr - (CONFIG_SYS_TEXT_BASE + 0x400); 687 #endif 688 #endif 689 memcpy(gd->new_gd, (char *)gd, sizeof(gd_t)); 690 691 debug("Relocation Offset is: %08lx\n", gd->reloc_off); 692 debug("Relocating to %08lx, new gd at %08lx, sp at %08lx\n", 693 gd->relocaddr, (ulong)map_to_sysmem(gd->new_gd), 694 gd->start_addr_sp); 695 696 return 0; 697 } 698 699 /* ARM calls relocate_code from its crt0.S */ 700 #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) 701 702 static int jump_to_copy(void) 703 { 704 if (gd->flags & GD_FLG_SKIP_RELOC) 705 return 0; 706 /* 707 * x86 is special, but in a nice way. It uses a trampoline which 708 * enables the dcache if possible. 709 * 710 * For now, other archs use relocate_code(), which is implemented 711 * similarly for all archs. When we do generic relocation, hopefully 712 * we can make all archs enable the dcache prior to relocation. 713 */ 714 #if defined(CONFIG_X86) || defined(CONFIG_ARC) 715 /* 716 * SDRAM and console are now initialised. The final stack can now 717 * be setup in SDRAM. Code execution will continue in Flash, but 718 * with the stack in SDRAM and Global Data in temporary memory 719 * (CPU cache) 720 */ 721 arch_setup_gd(gd->new_gd); 722 board_init_f_r_trampoline(gd->start_addr_sp); 723 #else 724 relocate_code(gd->start_addr_sp, gd->new_gd, gd->relocaddr); 725 #endif 726 727 return 0; 728 } 729 #endif 730 731 /* Record the board_init_f() bootstage (after arch_cpu_init()) */ 732 static int mark_bootstage(void) 733 { 734 bootstage_mark_name(BOOTSTAGE_ID_START_UBOOT_F, "board_init_f"); 735 736 return 0; 737 } 738 739 static int initf_dm(void) 740 { 741 #if defined(CONFIG_DM) && defined(CONFIG_SYS_MALLOC_F_LEN) 742 int ret; 743 744 ret = dm_init_and_scan(true); 745 if (ret) 746 return ret; 747 #endif 748 749 return 0; 750 } 751 752 /* Architecture-specific memory reservation */ 753 __weak int reserve_arch(void) 754 { 755 return 0; 756 } 757 758 __weak int arch_cpu_init_dm(void) 759 { 760 return 0; 761 } 762 763 static init_fnc_t init_sequence_f[] = { 764 #ifdef CONFIG_SANDBOX 765 setup_ram_buf, 766 #endif 767 setup_mon_len, 768 #ifdef CONFIG_OF_CONTROL 769 fdtdec_setup, 770 #endif 771 #ifdef CONFIG_TRACE 772 trace_early_init, 773 #endif 774 initf_malloc, 775 #if defined(CONFIG_MPC85xx) || defined(CONFIG_MPC86xx) 776 /* TODO: can this go into arch_cpu_init()? */ 777 probecpu, 778 #endif 779 #if defined(CONFIG_X86) && defined(CONFIG_HAVE_FSP) 780 x86_fsp_init, 781 #endif 782 arch_cpu_init, /* basic arch cpu dependent setup */ 783 mark_bootstage, 784 initf_dm, 785 arch_cpu_init_dm, 786 #if defined(CONFIG_BOARD_EARLY_INIT_F) 787 board_early_init_f, 788 #endif 789 /* TODO: can any of this go into arch_cpu_init()? */ 790 #if defined(CONFIG_PPC) && !defined(CONFIG_8xx_CPUCLK_DEFAULT) 791 get_clocks, /* get CPU and bus clocks (etc.) */ 792 #if defined(CONFIG_TQM8xxL) && !defined(CONFIG_TQM866M) \ 793 && !defined(CONFIG_TQM885D) 794 adjust_sdram_tbs_8xx, 795 #endif 796 /* TODO: can we rename this to timer_init()? */ 797 init_timebase, 798 #endif 799 #if defined(CONFIG_ARM) || defined(CONFIG_MIPS) || \ 800 defined(CONFIG_BLACKFIN) || defined(CONFIG_NDS32) 801 timer_init, /* initialize timer */ 802 #endif 803 #ifdef CONFIG_SYS_ALLOC_DPRAM 804 #if !defined(CONFIG_CPM2) 805 dpram_init, 806 #endif 807 #endif 808 #if defined(CONFIG_BOARD_POSTCLK_INIT) 809 board_postclk_init, 810 #endif 811 #ifdef CONFIG_SYS_FSL_CLK 812 get_clocks, 813 #endif 814 #ifdef CONFIG_M68K 815 get_clocks, 816 #endif 817 env_init, /* initialize environment */ 818 #if defined(CONFIG_8xx_CPUCLK_DEFAULT) 819 /* get CPU and bus clocks according to the environment variable */ 820 get_clocks_866, 821 /* adjust sdram refresh rate according to the new clock */ 822 sdram_adjust_866, 823 init_timebase, 824 #endif 825 init_baud_rate, /* initialze baudrate settings */ 826 serial_init, /* serial communications setup */ 827 console_init_f, /* stage 1 init of console */ 828 #ifdef CONFIG_SANDBOX 829 sandbox_early_getopt_check, 830 #endif 831 #ifdef CONFIG_OF_CONTROL 832 fdtdec_prepare_fdt, 833 #endif 834 display_options, /* say that we are here */ 835 display_text_info, /* show debugging info if required */ 836 #if defined(CONFIG_MPC8260) 837 prt_8260_rsr, 838 prt_8260_clks, 839 #endif /* CONFIG_MPC8260 */ 840 #if defined(CONFIG_MPC83xx) 841 prt_83xx_rsr, 842 #endif 843 #if defined(CONFIG_PPC) || defined(CONFIG_M68K) 844 checkcpu, 845 #endif 846 print_cpuinfo, /* display cpu info (and speed) */ 847 #if defined(CONFIG_MPC5xxx) 848 prt_mpc5xxx_clks, 849 #endif /* CONFIG_MPC5xxx */ 850 #if defined(CONFIG_DISPLAY_BOARDINFO) 851 show_board_info, 852 #endif 853 INIT_FUNC_WATCHDOG_INIT 854 #if defined(CONFIG_MISC_INIT_F) 855 misc_init_f, 856 #endif 857 INIT_FUNC_WATCHDOG_RESET 858 #if defined(CONFIG_HARD_I2C) || defined(CONFIG_SYS_I2C) 859 init_func_i2c, 860 #endif 861 #if defined(CONFIG_HARD_SPI) 862 init_func_spi, 863 #endif 864 announce_dram_init, 865 /* TODO: unify all these dram functions? */ 866 #if defined(CONFIG_ARM) || defined(CONFIG_X86) || defined(CONFIG_NDS32) || \ 867 defined(CONFIG_MICROBLAZE) || defined(CONFIG_AVR32) 868 dram_init, /* configure available RAM banks */ 869 #endif 870 #if defined(CONFIG_MIPS) || defined(CONFIG_PPC) || defined(CONFIG_M68K) 871 init_func_ram, 872 #endif 873 #ifdef CONFIG_POST 874 post_init_f, 875 #endif 876 INIT_FUNC_WATCHDOG_RESET 877 #if defined(CONFIG_SYS_DRAM_TEST) 878 testdram, 879 #endif /* CONFIG_SYS_DRAM_TEST */ 880 INIT_FUNC_WATCHDOG_RESET 881 882 #ifdef CONFIG_POST 883 init_post, 884 #endif 885 INIT_FUNC_WATCHDOG_RESET 886 /* 887 * Now that we have DRAM mapped and working, we can 888 * relocate the code and continue running from DRAM. 889 * 890 * Reserve memory at end of RAM for (top down in that order): 891 * - area that won't get touched by U-Boot and Linux (optional) 892 * - kernel log buffer 893 * - protected RAM 894 * - LCD framebuffer 895 * - monitor code 896 * - board info struct 897 */ 898 setup_dest_addr, 899 #if defined(CONFIG_BLACKFIN) 900 /* Blackfin u-boot monitor should be on top of the ram */ 901 reserve_uboot, 902 #endif 903 #if defined(CONFIG_LOGBUFFER) && !defined(CONFIG_ALT_LB_ADDR) 904 reserve_logbuffer, 905 #endif 906 #ifdef CONFIG_PRAM 907 reserve_pram, 908 #endif 909 reserve_round_4k, 910 #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) && \ 911 defined(CONFIG_ARM) 912 reserve_mmu, 913 #endif 914 #ifdef CONFIG_LCD 915 reserve_lcd, 916 #endif 917 reserve_trace, 918 /* TODO: Why the dependency on CONFIG_8xx? */ 919 #if defined(CONFIG_VIDEO) && (!defined(CONFIG_PPC) || defined(CONFIG_8xx)) && \ 920 !defined(CONFIG_ARM) && !defined(CONFIG_X86) && \ 921 !defined(CONFIG_BLACKFIN) && !defined(CONFIG_M68K) 922 reserve_video, 923 #endif 924 #if !defined(CONFIG_BLACKFIN) 925 reserve_uboot, 926 #endif 927 #ifndef CONFIG_SPL_BUILD 928 reserve_malloc, 929 reserve_board, 930 #endif 931 setup_machine, 932 reserve_global_data, 933 reserve_fdt, 934 reserve_arch, 935 reserve_stacks, 936 setup_dram_config, 937 show_dram_config, 938 #if defined(CONFIG_PPC) || defined(CONFIG_M68K) || defined(CONFIG_MIPS) 939 setup_board_part1, 940 #endif 941 #if defined(CONFIG_PPC) || defined(CONFIG_M68K) 942 INIT_FUNC_WATCHDOG_RESET 943 setup_board_part2, 944 #endif 945 display_new_sp, 946 #ifdef CONFIG_SYS_EXTBDINFO 947 setup_board_extra, 948 #endif 949 INIT_FUNC_WATCHDOG_RESET 950 reloc_fdt, 951 setup_reloc, 952 #if defined(CONFIG_X86) || defined(CONFIG_ARC) 953 copy_uboot_to_ram, 954 clear_bss, 955 do_elf_reloc_fixups, 956 #endif 957 #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) 958 jump_to_copy, 959 #endif 960 NULL, 961 }; 962 963 void board_init_f(ulong boot_flags) 964 { 965 #ifdef CONFIG_SYS_GENERIC_GLOBAL_DATA 966 /* 967 * For some archtectures, global data is initialized and used before 968 * calling this function. The data should be preserved. For others, 969 * CONFIG_SYS_GENERIC_GLOBAL_DATA should be defined and use the stack 970 * here to host global data until relocation. 971 */ 972 gd_t data; 973 974 gd = &data; 975 976 /* 977 * Clear global data before it is accessed at debug print 978 * in initcall_run_list. Otherwise the debug print probably 979 * get the wrong vaule of gd->have_console. 980 */ 981 zero_global_data(); 982 #endif 983 984 gd->flags = boot_flags; 985 gd->have_console = 0; 986 987 if (initcall_run_list(init_sequence_f)) 988 hang(); 989 990 #if !defined(CONFIG_ARM) && !defined(CONFIG_SANDBOX) && \ 991 !defined(CONFIG_EFI_APP) 992 /* NOTREACHED - jump_to_copy() does not return */ 993 hang(); 994 #endif 995 } 996 997 #if defined(CONFIG_X86) || defined(CONFIG_ARC) 998 /* 999 * For now this code is only used on x86. 1000 * 1001 * init_sequence_f_r is the list of init functions which are run when 1002 * U-Boot is executing from Flash with a semi-limited 'C' environment. 1003 * The following limitations must be considered when implementing an 1004 * '_f_r' function: 1005 * - 'static' variables are read-only 1006 * - Global Data (gd->xxx) is read/write 1007 * 1008 * The '_f_r' sequence must, as a minimum, copy U-Boot to RAM (if 1009 * supported). It _should_, if possible, copy global data to RAM and 1010 * initialise the CPU caches (to speed up the relocation process) 1011 * 1012 * NOTE: At present only x86 uses this route, but it is intended that 1013 * all archs will move to this when generic relocation is implemented. 1014 */ 1015 static init_fnc_t init_sequence_f_r[] = { 1016 init_cache_f_r, 1017 1018 NULL, 1019 }; 1020 1021 void board_init_f_r(void) 1022 { 1023 if (initcall_run_list(init_sequence_f_r)) 1024 hang(); 1025 1026 /* 1027 * U-Boot has been copied into SDRAM, the BSS has been cleared etc. 1028 * Transfer execution from Flash to RAM by calculating the address 1029 * of the in-RAM copy of board_init_r() and calling it 1030 */ 1031 (board_init_r + gd->reloc_off)((gd_t *)gd, gd->relocaddr); 1032 1033 /* NOTREACHED - board_init_r() does not return */ 1034 hang(); 1035 } 1036 #endif /* CONFIG_X86 */ 1037