xref: /openbmc/u-boot/board/ve8313/ve8313.c (revision d59c33a1)
1 /*
2  * Copyright (C) Freescale Semiconductor, Inc. 2006-2007
3  *
4  * Author: Scott Wood <scottwood@freescale.com>
5  *
6  * (C) Copyright 2010
7  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
8  *
9  * See file CREDITS for list of people who contributed to this
10  * project.
11  *
12  * This program is free software; you can redistribute it and/or
13  * modify it under the terms of the GNU General Public License as
14  * published by the Free Software Foundation; either version 2 of
15  * the License, or (at your option) any later version.
16  *
17  * This program is distributed in the hope that it will be useful,
18  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19  * MERCHANTABILITY or FITNESS for A PARTICULAR PURPOSE.  See the
20  * GNU General Public License for more details.
21  *
22  * You should have received a copy of the GNU General Public License
23  * along with this program; if not, write to the Free Software
24  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25  * MA 02111-1307 USA
26  */
27 
28 #include <common.h>
29 #include <libfdt.h>
30 #include <pci.h>
31 #include <mpc83xx.h>
32 #include <ns16550.h>
33 #include <nand.h>
34 
35 #include <asm/bitops.h>
36 #include <asm/io.h>
37 
38 DECLARE_GLOBAL_DATA_PTR;
39 
40 extern void disable_addr_trans (void);
41 extern void enable_addr_trans (void);
42 
43 int checkboard(void)
44 {
45 	puts("Board: ve8313\n");
46 	return 0;
47 }
48 
49 static long fixed_sdram(void)
50 {
51 	u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
52 
53 #ifndef CONFIG_SYS_RAMBOOT
54 	volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
55 	u32 msize_log2 = __ilog2(msize);
56 
57 	out_be32(&im->sysconf.ddrlaw[0].bar,
58 		(CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000));
59 	out_be32(&im->sysconf.ddrlaw[0].ar, (LBLAWAR_EN | (msize_log2 - 1)));
60 	out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
61 
62 	/*
63 	 * Erratum DDR3 requires a 50ms delay after clearing DDRCDR[DDR_cfg],
64 	 * or the DDR2 controller may fail to initialize correctly.
65 	 */
66 	__udelay(50000);
67 
68 #if ((CONFIG_SYS_DDR_SDRAM_BASE & 0x00FFFFFF) != 0)
69 #warning Chip select bounds is only configurable in 16MB increments
70 #endif
71 	out_be32(&im->ddr.csbnds[0].csbnds,
72 		((CONFIG_SYS_DDR_SDRAM_BASE >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
73 		(((CONFIG_SYS_DDR_SDRAM_BASE + msize - 1) >> CSBNDS_EA_SHIFT) &
74 			CSBNDS_EA));
75 	out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
76 
77 	/* Currently we use only one CS, so disable the other bank. */
78 	out_be32(&im->ddr.cs_config[1], 0);
79 
80 	out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_CLK_CNTL);
81 	out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
82 	out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
83 	out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
84 	out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
85 
86 	out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_SDRAM_CFG);
87 
88 	out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_SDRAM_CFG2);
89 	out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
90 	out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE_2);
91 
92 	out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
93 	sync();
94 
95 	/* enable DDR controller */
96 	setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
97 
98 	/* now check the real size */
99 	disable_addr_trans ();
100 	msize = get_ram_size (CONFIG_SYS_DDR_BASE, msize);
101 	enable_addr_trans ();
102 #endif
103 
104 	return msize;
105 }
106 
107 phys_size_t initdram(int board_type)
108 {
109 	volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
110 	volatile fsl_lbc_t *lbc = &im->im_lbc;
111 	u32 msize;
112 
113 	if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
114 		return -1;
115 
116 	/* DDR SDRAM - Main SODIMM */
117 	msize = fixed_sdram();
118 
119 	/* Local Bus setup lbcr and mrtpr */
120 	out_be32(&lbc->lbcr, CONFIG_SYS_LBC_LBCR);
121 	out_be32(&lbc->mrtpr, CONFIG_SYS_LBC_MRTPR);
122 	sync();
123 
124 	/* return total bus SDRAM size(bytes)  -- DDR */
125 	return msize;
126 }
127 
128 #define VE8313_WDT_EN	0x00020000
129 #define VE8313_WDT_TRIG	0x00040000
130 
131 int board_early_init_f (void)
132 {
133 	volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
134 	volatile gpio83xx_t *gpio = (volatile gpio83xx_t *)im->gpio;
135 
136 #if defined(CONFIG_HW_WATCHDOG)
137 	/* enable WDT */
138 	clrbits_be32(&gpio->dat, VE8313_WDT_EN | VE8313_WDT_TRIG);
139 #else
140 	/* disable WDT */
141 	setbits_be32(&gpio->dat, VE8313_WDT_EN | VE8313_WDT_TRIG);
142 #endif
143 	/* set WDT pins as output */
144 	setbits_be32(&gpio->dir, VE8313_WDT_EN | VE8313_WDT_TRIG);
145 
146 	return 0;
147 }
148 
149 #if defined(CONFIG_HW_WATCHDOG)
150 void hw_watchdog_reset(void)
151 {
152 	volatile immap_t *im = (volatile immap_t *)CONFIG_SYS_IMMR;
153 	volatile gpio83xx_t *gpio = (volatile gpio83xx_t *)im->gpio;
154 	unsigned long reg;
155 
156 	reg = in_be32(&gpio->dat);
157 	if (reg & VE8313_WDT_TRIG)
158 		clrbits_be32(&gpio->dat, VE8313_WDT_TRIG);
159 	else
160 		setbits_be32(&gpio->dat, VE8313_WDT_TRIG);
161 }
162 #endif
163 
164 
165 #if defined(CONFIG_PCI)
166 static struct pci_region pci_regions[] = {
167 	{
168 		bus_start: CONFIG_SYS_PCI1_MEM_BASE,
169 		phys_start: CONFIG_SYS_PCI1_MEM_PHYS,
170 		size: CONFIG_SYS_PCI1_MEM_SIZE,
171 		flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
172 	},
173 	{
174 		bus_start: CONFIG_SYS_PCI1_MMIO_BASE,
175 		phys_start: CONFIG_SYS_PCI1_MMIO_PHYS,
176 		size: CONFIG_SYS_PCI1_MMIO_SIZE,
177 		flags: PCI_REGION_MEM
178 	},
179 	{
180 		bus_start: CONFIG_SYS_PCI1_IO_BASE,
181 		phys_start: CONFIG_SYS_PCI1_IO_PHYS,
182 		size: CONFIG_SYS_PCI1_IO_SIZE,
183 		flags: PCI_REGION_IO
184 	}
185 };
186 
187 void pci_init_board(void)
188 {
189 	volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
190 	volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
191 	volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
192 	struct pci_region *reg[] = { pci_regions };
193 
194 	/* Enable all 3 PCI_CLK_OUTPUTs. */
195 	setbits_be32(&clk->occr, 0xe0000000);
196 
197 	/*
198 	 * Configure PCI Local Access Windows
199 	 */
200 	out_be32(&pci_law[0].bar, CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR);
201 	out_be32(&pci_law[0].ar, LBLAWAR_EN | LBLAWAR_512MB);
202 
203 	out_be32(&pci_law[1].bar, CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR);
204 	out_be32(&pci_law[1].ar, LBLAWAR_EN | LBLAWAR_1MB);
205 
206 	mpc83xx_pci_init(1, reg);
207 }
208 #endif
209 
210 #if defined(CONFIG_OF_BOARD_SETUP)
211 void ft_board_setup(void *blob, bd_t *bd)
212 {
213 	ft_cpu_setup(blob, bd);
214 #ifdef CONFIG_PCI
215 	ft_pci_setup(blob, bd);
216 #endif
217 }
218 #endif
219