1e57c6e5bSMarcel Ziswiler /*
2e57c6e5bSMarcel Ziswiler  *  Copyright (C) 2012 Lucas Stach
3e57c6e5bSMarcel Ziswiler  *
4e57c6e5bSMarcel Ziswiler  * SPDX-License-Identifier:	GPL-2.0+
5e57c6e5bSMarcel Ziswiler  */
6e57c6e5bSMarcel Ziswiler 
7e57c6e5bSMarcel Ziswiler #include <common.h>
8e57c6e5bSMarcel Ziswiler #include <asm/arch/clock.h>
9e57c6e5bSMarcel Ziswiler #include <asm/arch/funcmux.h>
10e57c6e5bSMarcel Ziswiler #include <asm/arch/pinmux.h>
11a5825625SMarcel Ziswiler #include <asm/arch-tegra/ap.h>
12e57c6e5bSMarcel Ziswiler #include <asm/arch-tegra/board.h>
13a5825625SMarcel Ziswiler #include <asm/arch-tegra/tegra.h>
14e57c6e5bSMarcel Ziswiler #include <asm/gpio.h>
15a5825625SMarcel Ziswiler #include <asm/io.h>
1610ef82d3SMarcel Ziswiler #include <i2c.h>
17b891d010SMarcel Ziswiler #include <nand.h>
18*37fa4125SStefan Agner #include "../common/tdx-common.h"
19b891d010SMarcel Ziswiler 
20b891d010SMarcel Ziswiler DECLARE_GLOBAL_DATA_PTR;
2110ef82d3SMarcel Ziswiler 
2210ef82d3SMarcel Ziswiler #define PMU_I2C_ADDRESS		0x34
2310ef82d3SMarcel Ziswiler #define MAX_I2C_RETRY		3
2410ef82d3SMarcel Ziswiler #define PMU_SUPPLYENE		0x14
2510ef82d3SMarcel Ziswiler #define PMU_SUPPLYENE_SYSINEN	(1<<5)
2610ef82d3SMarcel Ziswiler #define PMU_SUPPLYENE_EXITSLREQ	(1<<1)
27a5825625SMarcel Ziswiler 
28a5825625SMarcel Ziswiler int arch_misc_init(void)
29a5825625SMarcel Ziswiler {
3010ef82d3SMarcel Ziswiler 	/* Disable PMIC sleep mode on low supply voltage */
3110ef82d3SMarcel Ziswiler 	struct udevice *dev;
3210ef82d3SMarcel Ziswiler 	u8 addr, data[1];
3310ef82d3SMarcel Ziswiler 	int err;
3410ef82d3SMarcel Ziswiler 
3510ef82d3SMarcel Ziswiler 	err = i2c_get_chip_for_busnum(0, PMU_I2C_ADDRESS, 1, &dev);
3610ef82d3SMarcel Ziswiler 	if (err) {
3710ef82d3SMarcel Ziswiler 		debug("%s: Cannot find PMIC I2C chip\n", __func__);
3810ef82d3SMarcel Ziswiler 		return err;
3910ef82d3SMarcel Ziswiler 	}
4010ef82d3SMarcel Ziswiler 
4110ef82d3SMarcel Ziswiler 	addr = PMU_SUPPLYENE;
4210ef82d3SMarcel Ziswiler 
4310ef82d3SMarcel Ziswiler 	err = dm_i2c_read(dev, addr, data, 1);
4410ef82d3SMarcel Ziswiler 	if (err) {
4510ef82d3SMarcel Ziswiler 		debug("failed to get PMU_SUPPLYENE\n");
4610ef82d3SMarcel Ziswiler 		return err;
4710ef82d3SMarcel Ziswiler 	}
4810ef82d3SMarcel Ziswiler 
4910ef82d3SMarcel Ziswiler 	data[0] &= ~PMU_SUPPLYENE_SYSINEN;
5010ef82d3SMarcel Ziswiler 	data[0] |= PMU_SUPPLYENE_EXITSLREQ;
5110ef82d3SMarcel Ziswiler 
5210ef82d3SMarcel Ziswiler 	err = dm_i2c_write(dev, addr, data, 1);
5310ef82d3SMarcel Ziswiler 	if (err) {
5410ef82d3SMarcel Ziswiler 		debug("failed to set PMU_SUPPLYENE\n");
5510ef82d3SMarcel Ziswiler 		return err;
5610ef82d3SMarcel Ziswiler 	}
5710ef82d3SMarcel Ziswiler 
58b7b20670SMarcel Ziswiler 	/* make sure SODIMM pin 87 nRESET_OUT is released properly */
59b7b20670SMarcel Ziswiler 	pinmux_set_func(PMUX_PINGRP_ATA, PMUX_FUNC_GMI);
60b7b20670SMarcel Ziswiler 
61a5825625SMarcel Ziswiler 	if (readl(NV_PA_BASE_SRAM + NVBOOTINFOTABLE_BOOTTYPE) ==
62a5825625SMarcel Ziswiler 	    NVBOOTTYPE_RECOVERY)
63a5825625SMarcel Ziswiler 		printf("USB recovery mode\n");
64a5825625SMarcel Ziswiler 
65a5825625SMarcel Ziswiler 	return 0;
66a5825625SMarcel Ziswiler }
67e57c6e5bSMarcel Ziswiler 
68b891d010SMarcel Ziswiler int checkboard(void)
69b891d010SMarcel Ziswiler {
70b891d010SMarcel Ziswiler 	printf("Model: Toradex Colibri T20 %dMB V%s\n",
71b891d010SMarcel Ziswiler 	       (gd->ram_size == 0x10000000) ? 256 : 512,
72b891d010SMarcel Ziswiler 	       (nand_info[0]->erasesize >> 10 == 512) ?
73b891d010SMarcel Ziswiler 	       ((gd->ram_size == 0x10000000) ? "1.1B" : "1.1C") : "1.2A");
74b891d010SMarcel Ziswiler 
75b891d010SMarcel Ziswiler 	return 0;
76b891d010SMarcel Ziswiler }
77b891d010SMarcel Ziswiler 
78*37fa4125SStefan Agner #if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
79*37fa4125SStefan Agner int ft_board_setup(void *blob, bd_t *bd)
80*37fa4125SStefan Agner {
81*37fa4125SStefan Agner 	return ft_common_board_setup(blob, bd);
82*37fa4125SStefan Agner }
83*37fa4125SStefan Agner #endif
84*37fa4125SStefan Agner 
85e57c6e5bSMarcel Ziswiler #ifdef CONFIG_TEGRA_MMC
86e57c6e5bSMarcel Ziswiler /*
87e57c6e5bSMarcel Ziswiler  * Routine: pin_mux_mmc
88e57c6e5bSMarcel Ziswiler  * Description: setup the pin muxes/tristate values for the SDMMC(s)
89e57c6e5bSMarcel Ziswiler  */
90e57c6e5bSMarcel Ziswiler void pin_mux_mmc(void)
91e57c6e5bSMarcel Ziswiler {
92e57c6e5bSMarcel Ziswiler 	funcmux_select(PERIPH_ID_SDMMC4, FUNCMUX_SDMMC4_ATB_GMA_4_BIT);
93e57c6e5bSMarcel Ziswiler 	pinmux_tristate_disable(PMUX_PINGRP_GMB);
94e57c6e5bSMarcel Ziswiler }
95e57c6e5bSMarcel Ziswiler #endif
96e57c6e5bSMarcel Ziswiler 
97e57c6e5bSMarcel Ziswiler #ifdef CONFIG_TEGRA_NAND
98e57c6e5bSMarcel Ziswiler void pin_mux_nand(void)
99e57c6e5bSMarcel Ziswiler {
100e57c6e5bSMarcel Ziswiler 	funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_NDFLASH_KBC_8_BIT);
10176a30fedSMarcel Ziswiler 
10276a30fedSMarcel Ziswiler 	/*
10376a30fedSMarcel Ziswiler 	 * configure pingroup ATC to something unrelated to
10476a30fedSMarcel Ziswiler 	 * avoid ATC overriding KBC
10576a30fedSMarcel Ziswiler 	 */
10676a30fedSMarcel Ziswiler 	pinmux_set_func(PMUX_PINGRP_ATC, PMUX_FUNC_GMI);
107e57c6e5bSMarcel Ziswiler }
108e57c6e5bSMarcel Ziswiler #endif
109e57c6e5bSMarcel Ziswiler 
110e57c6e5bSMarcel Ziswiler #ifdef CONFIG_USB_EHCI_TEGRA
111e57c6e5bSMarcel Ziswiler void pin_mux_usb(void)
112e57c6e5bSMarcel Ziswiler {
113e57c6e5bSMarcel Ziswiler 	/* module internal USB bus to connect ethernet chipset */
114e57c6e5bSMarcel Ziswiler 	funcmux_select(PERIPH_ID_USB2, FUNCMUX_USB2_ULPI);
115e57c6e5bSMarcel Ziswiler 
116e57c6e5bSMarcel Ziswiler 	/* ULPI reference clock output */
117e57c6e5bSMarcel Ziswiler 	pinmux_set_func(PMUX_PINGRP_CDEV2, PMUX_FUNC_PLLP_OUT4);
118e57c6e5bSMarcel Ziswiler 	pinmux_tristate_disable(PMUX_PINGRP_CDEV2);
119e57c6e5bSMarcel Ziswiler 
120e57c6e5bSMarcel Ziswiler 	/* PHY reset GPIO */
121e57c6e5bSMarcel Ziswiler 	pinmux_tristate_disable(PMUX_PINGRP_UAC);
122e57c6e5bSMarcel Ziswiler 
123e57c6e5bSMarcel Ziswiler 	/* VBus GPIO */
124e57c6e5bSMarcel Ziswiler 	pinmux_tristate_disable(PMUX_PINGRP_DTE);
125e57c6e5bSMarcel Ziswiler 
12600a5270bSMarcel Ziswiler 	/* Reset ASIX using LAN_RESET */
12701a97a11SStephen Warren 	gpio_request(TEGRA_GPIO(V, 4), "LAN_RESET");
12801a97a11SStephen Warren 	gpio_direction_output(TEGRA_GPIO(V, 4), 0);
12900a5270bSMarcel Ziswiler 	pinmux_tristate_disable(PMUX_PINGRP_GPV);
13000a5270bSMarcel Ziswiler 	udelay(5);
13101a97a11SStephen Warren 	gpio_set_value(TEGRA_GPIO(V, 4), 1);
13200a5270bSMarcel Ziswiler 
13300a5270bSMarcel Ziswiler 	/* USBH_PEN: USB 1 aka Tegra USB port 3 VBus */
134e57c6e5bSMarcel Ziswiler 	pinmux_tristate_disable(PMUX_PINGRP_SPIG);
135e57c6e5bSMarcel Ziswiler }
136e57c6e5bSMarcel Ziswiler #endif
137b2ea19b5SMarcel Ziswiler 
138d2f90650SSimon Glass #ifdef CONFIG_VIDEO_TEGRA20
139b2ea19b5SMarcel Ziswiler /*
140b2ea19b5SMarcel Ziswiler  * Routine: pin_mux_display
141b2ea19b5SMarcel Ziswiler  * Description: setup the pin muxes/tristate values for the LCD interface)
142b2ea19b5SMarcel Ziswiler  */
143b2ea19b5SMarcel Ziswiler void pin_mux_display(void)
144b2ea19b5SMarcel Ziswiler {
145b2ea19b5SMarcel Ziswiler 	/*
146b2ea19b5SMarcel Ziswiler 	 * Manually untristate BL_ON (PT4 - SODIMM 71) as specified through
147b2ea19b5SMarcel Ziswiler 	 * device-tree
148b2ea19b5SMarcel Ziswiler 	 */
149b2ea19b5SMarcel Ziswiler 	pinmux_tristate_disable(PMUX_PINGRP_DTA);
150b2ea19b5SMarcel Ziswiler 
151b2ea19b5SMarcel Ziswiler 	pinmux_set_func(PMUX_PINGRP_SDC, PMUX_FUNC_PWM);
152b2ea19b5SMarcel Ziswiler 	pinmux_tristate_disable(PMUX_PINGRP_SDC);
153b2ea19b5SMarcel Ziswiler }
154b2ea19b5SMarcel Ziswiler #endif
155