1 /*
2  * (C) Copyright 2010
3  * Texas Instruments Incorporated, <www.ti.com>
4  *
5  *	Balaji Krishnamoorthy	<balajitk@ti.com>
6  *	Aneesh V		<aneesh@ti.com>
7  *
8  * SPDX-License-Identifier:	GPL-2.0+
9  */
10 #ifndef _SDP4430_MUX_DATA_H
11 #define _SDP4430_MUX_DATA_H
12 
13 #include <asm/arch/mux_omap4.h>
14 
15 const struct pad_conf_entry core_padconf_array_essential[] = {
16 
17 {GPMC_AD0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat0 */
18 {GPMC_AD1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat1 */
19 {GPMC_AD2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat2 */
20 {GPMC_AD3, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat3 */
21 {GPMC_AD4, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat4 */
22 {GPMC_AD5, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat5 */
23 {GPMC_AD6, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat6 */
24 {GPMC_AD7, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat7 */
25 {GPMC_NOE, (PTU | IEN | OFF_EN | OFF_OUT_PTD | M1)},	 /* sdmmc2_clk */
26 {GPMC_NWE, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_cmd */
27 {SDMMC1_CLK, (PTU | OFF_EN | OFF_OUT_PTD | M0)},	 /* sdmmc1_clk */
28 {SDMMC1_CMD, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_cmd */
29 {SDMMC1_DAT0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat0 */
30 {SDMMC1_DAT1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat1 */
31 {SDMMC1_DAT2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat2 */
32 {SDMMC1_DAT3, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat3 */
33 {SDMMC1_DAT4, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat4 */
34 {SDMMC1_DAT5, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat5 */
35 {SDMMC1_DAT6, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat6 */
36 {SDMMC1_DAT7, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat7 */
37 {UART3_CTS_RCTX, (PTU | IEN | M0)},			/* uart3_tx */
38 {UART3_RTS_SD, (M0)},					/* uart3_rts_sd */
39 {UART3_RX_IRRX, (IEN | M0)},				/* uart3_rx */
40 {UART3_TX_IRTX, (M0)},					/* uart3_tx */
41 {USBB1_ULPITLL_DAT4, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)},	/* usbb1_ulpiphy_dat4 */
42 {USBB1_ULPITLL_DAT5, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)},	/* usbb1_ulpiphy_dat5 */
43 {USBB1_ULPITLL_DAT6, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)},	/* usbb1_ulpiphy_dat6 */
44 {USBB1_ULPITLL_DAT7, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)},	/* usbb1_ulpiphy_dat7 */
45 {USBB1_HSIC_DATA, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* usbb1_hsic_data */
46 {USBB1_HSIC_STROBE, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* usbb1_hsic_strobe */
47 {USBC1_ICUSB_DP, (IEN | M0)},					/* usbc1_icusb_dp */
48 {USBC1_ICUSB_DM, (IEN | M0)},					/* usbc1_icusb_dm */
49 {USBA0_OTG_CE, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M0)},	/* usba0_otg_ce */
50 {USBA0_OTG_DP, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},		/* usba0_otg_dp */
51 {USBA0_OTG_DM, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},		/* usba0_otg_dm */
52 };
53 
54 const struct pad_conf_entry wkup_padconf_array_essential[] = {
55 
56 {PAD1_SR_SCL, (PTU | IEN | M0)}, /* sr_scl */
57 {PAD0_SR_SDA, (PTU | IEN | M0)}, /* sr_sda */
58 {PAD1_SYS_32K, (IEN | M0)}	 /* sys_32k */
59 
60 };
61 
62 const struct pad_conf_entry wkup_padconf_array_essential_4460[] = {
63 
64 {PAD1_FREF_CLK4_REQ, (M3)}, /* gpio_wk7 for TPS: Mode 3 */
65 
66 };
67 
68 const struct pad_conf_entry core_padconf_array_non_essential[] = {
69 	{GPMC_AD8, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M3)},	/* gpio_32 */
70 	{GPMC_AD9, (PTU | IEN | M3)},					/* gpio_33 */
71 	{GPMC_AD10, (PTU | IEN | M3)},					/* gpio_34 */
72 	{GPMC_AD11, (PTU | IEN | M3)},					/* gpio_35 */
73 	{GPMC_AD12, (PTU | IEN | M3)},					/* gpio_36 */
74 	{GPMC_AD13, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)},	/* gpio_37 */
75 	{GPMC_AD14, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)},	/* gpio_38 */
76 	{GPMC_AD15, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)},	/* gpio_39 */
77 	{GPMC_A16, (M3)},						/* gpio_40 */
78 	{GPMC_A17, (PTD | M3)},						/* gpio_41 */
79 	{GPMC_A18, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)},	/* kpd_row6 */
80 	{GPMC_A19, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)},	/* kpd_row7 */
81 	{GPMC_A20, (IEN | M3)},						/* gpio_44 */
82 	{GPMC_A21, (M3)},						/* gpio_45 */
83 	{GPMC_A22, (OFF_EN | OFF_PD | OFF_IN | M1)},			/* kpd_col6 */
84 	{GPMC_A23, (OFF_EN | OFF_PD | OFF_IN | M1)},			/* kpd_col7 */
85 	{GPMC_A24, (PTD | M3)},						/* gpio_48 */
86 	{GPMC_A25, (PTD | M3)},						/* gpio_49 */
87 	{GPMC_NCS0, (M3)},						/* gpio_50 */
88 	{GPMC_NCS1, (IEN | M3)},					/* gpio_51 */
89 	{GPMC_NCS2, (IEN | M3)},					/* gpio_52 */
90 	{GPMC_NCS3, (IEN | M3)},					/* gpio_53 */
91 	{GPMC_NWP, (M3)},						/* gpio_54 */
92 	{GPMC_CLK, (PTD | M3)},						/* gpio_55 */
93 	{GPMC_NADV_ALE, (M3)},						/* gpio_56 */
94 	{GPMC_NBE0_CLE, (M3)},						/* gpio_59 */
95 	{GPMC_NBE1, (PTD | M3)},					/* gpio_60 */
96 	{GPMC_WAIT0, (PTU | IEN | M3)},					/* gpio_61 */
97 	{GPMC_WAIT1, (IEN | M3)},					/* gpio_62 */
98 	{C2C_DATA11, (PTD | M3)},					/* gpio_100 */
99 	{C2C_DATA12, (M1)},						/* dsi1_te0 */
100 	{C2C_DATA13, (PTD | M3)},					/* gpio_102 */
101 	{C2C_DATA14, (M1)},						/* dsi2_te0 */
102 	{C2C_DATA15, (PTD | M3)},					/* gpio_104 */
103 	{HDMI_HPD, (M0)},						/* hdmi_hpd */
104 	{HDMI_CEC, (M0)},						/* hdmi_cec */
105 	{HDMI_DDC_SCL, (PTU | M0)},					/* hdmi_ddc_scl */
106 	{HDMI_DDC_SDA, (PTU | IEN | M0)},				/* hdmi_ddc_sda */
107 	{CSI21_DX0, (IEN | M0)},					/* csi21_dx0 */
108 	{CSI21_DY0, (IEN | M0)},					/* csi21_dy0 */
109 	{CSI21_DX1, (IEN | M0)},					/* csi21_dx1 */
110 	{CSI21_DY1, (IEN | M0)},					/* csi21_dy1 */
111 	{CSI21_DX2, (IEN | M0)},					/* csi21_dx2 */
112 	{CSI21_DY2, (IEN | M0)},					/* csi21_dy2 */
113 	{CSI21_DX3, (PTD | M7)},					/* csi21_dx3 */
114 	{CSI21_DY3, (PTD | M7)},					/* csi21_dy3 */
115 	{CSI21_DX4, (PTD | OFF_EN | OFF_PD | OFF_IN | M7)},		/* csi21_dx4 */
116 	{CSI21_DY4, (PTD | OFF_EN | OFF_PD | OFF_IN | M7)},		/* csi21_dy4 */
117 	{CSI22_DX0, (IEN | M0)},					/* csi22_dx0 */
118 	{CSI22_DY0, (IEN | M0)},					/* csi22_dy0 */
119 	{CSI22_DX1, (IEN | M0)},					/* csi22_dx1 */
120 	{CSI22_DY1, (IEN | M0)},					/* csi22_dy1 */
121 	{CAM_SHUTTER, (OFF_EN | OFF_PD | OFF_OUT_PTD | M0)},		/* cam_shutter */
122 	{CAM_STROBE, (OFF_EN | OFF_PD | OFF_OUT_PTD | M0)},		/* cam_strobe */
123 	{CAM_GLOBALRESET, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M3)},	/* gpio_83 */
124 	{USBB1_ULPITLL_CLK, (IEN | OFF_EN | OFF_IN | M1)},		/* hsi1_cawake */
125 	{USBB1_ULPITLL_STP, (IEN | OFF_EN | OFF_IN | M1)},		/* hsi1_cadata */
126 	{USBB1_ULPITLL_DIR, (IEN | OFF_EN | OFF_IN | M1)},		/* hsi1_caflag */
127 	{USBB1_ULPITLL_NXT, (OFF_EN | M1)},				/* hsi1_acready */
128 	{USBB1_ULPITLL_DAT0, (OFF_EN | M1)},				/* hsi1_acwake */
129 	{USBB1_ULPITLL_DAT1, (OFF_EN | M1)},				/* hsi1_acdata */
130 	{USBB1_ULPITLL_DAT2, (OFF_EN | M1)},				/* hsi1_acflag */
131 	{USBB1_ULPITLL_DAT3, (IEN | OFF_EN | OFF_IN | M1)},		/* hsi1_caready */
132 	{ABE_MCBSP2_CLKX, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* abe_mcbsp2_clkx */
133 	{ABE_MCBSP2_DR, (IEN | OFF_EN | OFF_OUT_PTD | M0)},		/* abe_mcbsp2_dr */
134 	{ABE_MCBSP2_DX, (OFF_EN | OFF_OUT_PTD | M0)},			/* abe_mcbsp2_dx */
135 	{ABE_MCBSP2_FSX, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* abe_mcbsp2_fsx */
136 	{ABE_MCBSP1_CLKX, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* abe_mcbsp1_clkx */
137 	{ABE_MCBSP1_DR, (IEN | OFF_EN | OFF_OUT_PTD | M0)},		/* abe_mcbsp1_dr */
138 	{ABE_MCBSP1_DX, (OFF_EN | OFF_OUT_PTD | M0)},			/* abe_mcbsp1_dx */
139 	{ABE_MCBSP1_FSX, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* abe_mcbsp1_fsx */
140 	{ABE_PDM_UL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* abe_pdm_ul_data */
141 	{ABE_PDM_DL_DATA, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* abe_pdm_dl_data */
142 	{ABE_PDM_FRAME, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* abe_pdm_frame */
143 	{ABE_PDM_LB_CLK, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* abe_pdm_lb_clk */
144 	{ABE_CLKS, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* abe_clks */
145 	{ABE_DMIC_CLK1, (M0)},						/* abe_dmic_clk1 */
146 	{ABE_DMIC_DIN1, (IEN | M0)},					/* abe_dmic_din1 */
147 	{ABE_DMIC_DIN2, (IEN | M0)},					/* abe_dmic_din2 */
148 	{ABE_DMIC_DIN3, (IEN | M0)},					/* abe_dmic_din3 */
149 	{UART2_CTS, (PTU | IEN | M0)},					/* uart2_cts */
150 	{UART2_RTS, (M0)},						/* uart2_rts */
151 	{UART2_RX, (PTU | IEN | M0)},					/* uart2_rx */
152 	{UART2_TX, (M0)},						/* uart2_tx */
153 	{HDQ_SIO, (M3)},						/* gpio_127 */
154 	{MCSPI1_CLK, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},		/* mcspi1_clk */
155 	{MCSPI1_SOMI, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},		/* mcspi1_somi */
156 	{MCSPI1_SIMO, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},		/* mcspi1_simo */
157 	{MCSPI1_CS0, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* mcspi1_cs0 */
158 	{MCSPI1_CS1, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M3)},	/* mcspi1_cs1 */
159 	{MCSPI1_CS2, (PTU | OFF_EN | OFF_OUT_PTU | M3)},		/* gpio_139 */
160 	{MCSPI1_CS3, (PTU | IEN | M3)},					/* gpio_140 */
161 	{SDMMC5_CLK, (PTU | IEN | OFF_EN | OFF_OUT_PTD | M0)},		/* sdmmc5_clk */
162 	{SDMMC5_CMD, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* sdmmc5_cmd */
163 	{SDMMC5_DAT0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* sdmmc5_dat0 */
164 	{SDMMC5_DAT1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* sdmmc5_dat1 */
165 	{SDMMC5_DAT2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* sdmmc5_dat2 */
166 	{SDMMC5_DAT3, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* sdmmc5_dat3 */
167 	{MCSPI4_CLK, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},		/* mcspi4_clk */
168 	{MCSPI4_SIMO, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},		/* mcspi4_simo */
169 	{MCSPI4_SOMI, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},		/* mcspi4_somi */
170 	{MCSPI4_CS0, (PTD | IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* mcspi4_cs0 */
171 	{UART4_RX, (IEN | M0)},						/* uart4_rx */
172 	{UART4_TX, (M0)},						/* uart4_tx */
173 	{USBB2_ULPITLL_CLK, (PTD | IEN | M3)},				/* gpio_157 */
174 	{USBB2_ULPITLL_STP, (IEN | M5)},				/* dispc2_data23 */
175 	{USBB2_ULPITLL_DIR, (IEN | M5)},				/* dispc2_data22 */
176 	{USBB2_ULPITLL_NXT, (IEN | M5)},				/* dispc2_data21 */
177 	{USBB2_ULPITLL_DAT0, (IEN | M5)},				/* dispc2_data20 */
178 	{USBB2_ULPITLL_DAT1, (IEN | M5)},				/* dispc2_data19 */
179 	{USBB2_ULPITLL_DAT2, (IEN | M5)},				/* dispc2_data18 */
180 	{USBB2_ULPITLL_DAT3, (IEN | M5)},				/* dispc2_data15 */
181 	{USBB2_ULPITLL_DAT4, (IEN | M5)},				/* dispc2_data14 */
182 	{USBB2_ULPITLL_DAT5, (IEN | M5)},				/* dispc2_data13 */
183 	{USBB2_ULPITLL_DAT6, (IEN | M5)},				/* dispc2_data12 */
184 	{USBB2_ULPITLL_DAT7, (IEN | M5)},				/* dispc2_data11 */
185 	{USBB2_HSIC_DATA, (PTD | OFF_EN | OFF_OUT_PTU | M3)},		/* gpio_169 */
186 	{USBB2_HSIC_STROBE, (PTD | OFF_EN | OFF_OUT_PTU | M3)},		/* gpio_170 */
187 	{UNIPRO_TX0, (OFF_EN | OFF_PD | OFF_IN | M1)},			/* kpd_col0 */
188 	{UNIPRO_TY0, (OFF_EN | OFF_PD | OFF_IN | M1)},			/* kpd_col1 */
189 	{UNIPRO_TX1, (OFF_EN | OFF_PD | OFF_IN | M1)},			/* kpd_col2 */
190 	{UNIPRO_TY1, (OFF_EN | OFF_PD | OFF_IN | M1)},			/* kpd_col3 */
191 	{UNIPRO_TX2, (OFF_EN | OFF_PD | OFF_IN | M1)},			/* kpd_col4 */
192 	{UNIPRO_TY2, (OFF_EN | OFF_PD | OFF_IN | M1)},			/* kpd_col5 */
193 	{UNIPRO_RX0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)},	/* kpd_row0 */
194 	{UNIPRO_RY0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)},	/* kpd_row1 */
195 	{UNIPRO_RX1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)},	/* kpd_row2 */
196 	{UNIPRO_RY1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)},	/* kpd_row3 */
197 	{UNIPRO_RX2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)},	/* kpd_row4 */
198 	{UNIPRO_RY2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)},	/* kpd_row5 */
199 	{FREF_CLK1_OUT, (M0)},						/* fref_clk1_out */
200 	{FREF_CLK2_OUT, (M0)},						/* fref_clk2_out */
201 	{SYS_NIRQ1, (PTU | IEN | M0)},					/* sys_nirq1 */
202 	{SYS_NIRQ2, (M7)},						/* sys_nirq2 */
203 	{SYS_BOOT0, (PTU | IEN | M3)},					/* gpio_184 */
204 	{SYS_BOOT1, (M3)},						/* gpio_185 */
205 	{SYS_BOOT2, (PTD | IEN | M3)},					/* gpio_186 */
206 	{SYS_BOOT3, (PTD | IEN | M3)},					/* gpio_187 */
207 	{SYS_BOOT4, (M3)},						/* gpio_188 */
208 	{SYS_BOOT5, (PTD | IEN | M3)},					/* gpio_189 */
209 	{DPM_EMU0, (IEN | M0)},						/* dpm_emu0 */
210 	{DPM_EMU1, (IEN | M0)},						/* dpm_emu1 */
211 	{DPM_EMU2, (IEN | M0)},						/* dpm_emu2 */
212 	{DPM_EMU3, (IEN | M5)},						/* dispc2_data10 */
213 	{DPM_EMU4, (IEN | M5)},						/* dispc2_data9 */
214 	{DPM_EMU5, (IEN | M5)},						/* dispc2_data16 */
215 	{DPM_EMU6, (IEN | M5)},						/* dispc2_data17 */
216 	{DPM_EMU7, (IEN | M5)},						/* dispc2_hsync */
217 	{DPM_EMU8, (IEN | M5)},						/* dispc2_pclk */
218 	{DPM_EMU9, (IEN | M5)},						/* dispc2_vsync */
219 	{DPM_EMU10, (IEN | M5)},					/* dispc2_de */
220 	{DPM_EMU11, (IEN | M5)},					/* dispc2_data8 */
221 	{DPM_EMU12, (IEN | M5)},					/* dispc2_data7 */
222 	{DPM_EMU13, (IEN | M5)},					/* dispc2_data6 */
223 	{DPM_EMU14, (IEN | M5)},					/* dispc2_data5 */
224 	{DPM_EMU15, (IEN | M5)},					/* dispc2_data4 */
225 	{DPM_EMU16, (M3)},						/* gpio_27 */
226 	{DPM_EMU17, (IEN | M5)},					/* dispc2_data2 */
227 	{DPM_EMU18, (IEN | M5)},					/* dispc2_data1 */
228 	{DPM_EMU19, (IEN | M5)},					/* dispc2_data0 */
229 	{I2C1_SCL, (PTU | IEN | M0)},					/* i2c1_scl */
230 	{I2C1_SDA, (PTU | IEN | M0)},					/* i2c1_sda */
231 	{I2C2_SCL, (PTU | IEN | M0)},					/* i2c2_scl */
232 	{I2C2_SDA, (PTU | IEN | M0)},					/* i2c2_sda */
233 	{I2C3_SCL, (PTU | IEN | M0)},					/* i2c3_scl */
234 	{I2C3_SDA, (PTU | IEN | M0)},					/* i2c3_sda */
235 	{I2C4_SCL, (PTU | IEN | M0)},					/* i2c4_scl */
236 	{I2C4_SDA, (PTU | IEN | M0)}					/* i2c4_sda */
237 
238 };
239 
240 const struct pad_conf_entry wkup_padconf_array_non_essential[] = {
241 	{PAD0_SIM_IO, (IEN | M0)},		/* sim_io */
242 	{PAD1_SIM_CLK, (M0)},			/* sim_clk */
243 	{PAD0_SIM_RESET, (M0)},			/* sim_reset */
244 	{PAD1_SIM_CD, (PTU | IEN | M0)},	/* sim_cd */
245 	{PAD0_SIM_PWRCTRL, (M0)},		/* sim_pwrctrl */
246 	{PAD1_FREF_XTAL_IN, (M0)},		/* # */
247 	{PAD0_FREF_SLICER_IN, (M0)},		/* fref_slicer_in */
248 	{PAD1_FREF_CLK_IOREQ, (M0)},		/* fref_clk_ioreq */
249 	{PAD0_FREF_CLK0_OUT, (M2)},		/* sys_drm_msecure */
250 	{PAD1_FREF_CLK3_REQ, (M3)},		/* gpio_wk30 - Debug led-1 */
251 	{PAD0_FREF_CLK3_OUT, (M0)},		/* fref_clk3_out */
252 	{PAD0_FREF_CLK4_OUT, (M3)},		/* gpio_wk8 - Debug led-3 */
253 	{PAD0_SYS_NRESPWRON, (M0)},		/* sys_nrespwron */
254 	{PAD1_SYS_NRESWARM, (M0)},		/* sys_nreswarm */
255 	{PAD0_SYS_PWR_REQ, (PTU | M0)},		/* sys_pwr_req */
256 	{PAD1_SYS_PWRON_RESET, (M3)},		/* gpio_wk29 */
257 	{PAD0_SYS_BOOT6, (IEN | M3)},		/* gpio_wk9 */
258 	{PAD1_SYS_BOOT7, (IEN | M3)},		/* gpio_wk10 */
259 };
260 
261 const struct pad_conf_entry wkup_padconf_array_non_essential_4430[] = {
262 	{PAD1_FREF_CLK4_REQ, (M3)}	/* gpio_wk7 - Debug led-2 */
263 };
264 
265 #endif /* _SDP4430_MUX_DATA_H */
266