1*83d290c5STom Rini /* SPDX-License-Identifier: GPL-2.0+ */
2469ec1e3SAneesh V /*
3469ec1e3SAneesh V  * (C) Copyright 2010
4469ec1e3SAneesh V  * Texas Instruments Incorporated, <www.ti.com>
5469ec1e3SAneesh V  *
6469ec1e3SAneesh V  *	Balaji Krishnamoorthy	<balajitk@ti.com>
7469ec1e3SAneesh V  *	Aneesh V		<aneesh@ti.com>
8469ec1e3SAneesh V  */
9469ec1e3SAneesh V #ifndef _SDP4430_MUX_DATA_H
10469ec1e3SAneesh V #define _SDP4430_MUX_DATA_H
11469ec1e3SAneesh V 
12469ec1e3SAneesh V #include <asm/arch/mux_omap4.h>
13469ec1e3SAneesh V 
14508a58faSSricharan const struct pad_conf_entry core_padconf_array_essential[] = {
15508a58faSSricharan 
16508a58faSSricharan {GPMC_AD0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat0 */
17508a58faSSricharan {GPMC_AD1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat1 */
18508a58faSSricharan {GPMC_AD2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat2 */
19508a58faSSricharan {GPMC_AD3, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat3 */
20508a58faSSricharan {GPMC_AD4, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat4 */
21508a58faSSricharan {GPMC_AD5, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat5 */
22508a58faSSricharan {GPMC_AD6, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat6 */
23508a58faSSricharan {GPMC_AD7, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_dat7 */
24508a58faSSricharan {GPMC_NOE, (PTU | IEN | OFF_EN | OFF_OUT_PTD | M1)},	 /* sdmmc2_clk */
25508a58faSSricharan {GPMC_NWE, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M1)}, /* sdmmc2_cmd */
26508a58faSSricharan {SDMMC1_CLK, (PTU | OFF_EN | OFF_OUT_PTD | M0)},	 /* sdmmc1_clk */
27508a58faSSricharan {SDMMC1_CMD, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_cmd */
28508a58faSSricharan {SDMMC1_DAT0, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat0 */
29508a58faSSricharan {SDMMC1_DAT1, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat1 */
30508a58faSSricharan {SDMMC1_DAT2, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat2 */
31508a58faSSricharan {SDMMC1_DAT3, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat3 */
32508a58faSSricharan {SDMMC1_DAT4, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat4 */
33508a58faSSricharan {SDMMC1_DAT5, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat5 */
34508a58faSSricharan {SDMMC1_DAT6, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat6 */
35508a58faSSricharan {SDMMC1_DAT7, (PTU | IEN | OFF_EN | OFF_PD | OFF_IN | M0)}, /* sdmmc1_dat7 */
36508a58faSSricharan {UART3_CTS_RCTX, (PTU | IEN | M0)},			/* uart3_tx */
37508a58faSSricharan {UART3_RTS_SD, (M0)},					/* uart3_rts_sd */
38508a58faSSricharan {UART3_RX_IRRX, (IEN | M0)},				/* uart3_rx */
391a89a217SSRICHARAN R {UART3_TX_IRTX, (M0)},					/* uart3_tx */
401a89a217SSRICHARAN R {USBB1_ULPITLL_DAT4, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)},	/* usbb1_ulpiphy_dat4 */
411a89a217SSRICHARAN R {USBB1_ULPITLL_DAT5, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)},	/* usbb1_ulpiphy_dat5 */
421a89a217SSRICHARAN R {USBB1_ULPITLL_DAT6, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)},	/* usbb1_ulpiphy_dat6 */
431a89a217SSRICHARAN R {USBB1_ULPITLL_DAT7, (IEN | OFF_EN | OFF_PD | OFF_IN | M4)},	/* usbb1_ulpiphy_dat7 */
441a89a217SSRICHARAN R {USBB1_HSIC_DATA, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* usbb1_hsic_data */
451a89a217SSRICHARAN R {USBB1_HSIC_STROBE, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},	/* usbb1_hsic_strobe */
461a89a217SSRICHARAN R {USBC1_ICUSB_DP, (IEN | M0)},					/* usbc1_icusb_dp */
471a89a217SSRICHARAN R {USBC1_ICUSB_DM, (IEN | M0)},					/* usbc1_icusb_dm */
481a89a217SSRICHARAN R {USBA0_OTG_CE, (PTD | OFF_EN | OFF_PD | OFF_OUT_PTD | M0)},	/* usba0_otg_ce */
491a89a217SSRICHARAN R {USBA0_OTG_DP, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},		/* usba0_otg_dp */
501a89a217SSRICHARAN R {USBA0_OTG_DM, (IEN | OFF_EN | OFF_PD | OFF_IN | M0)},		/* usba0_otg_dm */
51508a58faSSricharan };
52508a58faSSricharan 
53508a58faSSricharan const struct pad_conf_entry wkup_padconf_array_essential[] = {
54508a58faSSricharan 
55508a58faSSricharan {PAD1_SR_SCL, (PTU | IEN | M0)}, /* sr_scl */
56508a58faSSricharan {PAD0_SR_SDA, (PTU | IEN | M0)}, /* sr_sda */
57508a58faSSricharan {PAD1_SYS_32K, (IEN | M0)}	 /* sys_32k */
58508a58faSSricharan 
59508a58faSSricharan };
60508a58faSSricharan 
61508a58faSSricharan const struct pad_conf_entry wkup_padconf_array_essential_4460[] = {
62508a58faSSricharan 
633acb5534SNishanth Menon {PAD1_FREF_CLK4_REQ, (M3)}, /* gpio_wk7 for TPS: Mode 3 */
64508a58faSSricharan 
65508a58faSSricharan };
66508a58faSSricharan 
67469ec1e3SAneesh V #endif /* _SDP4430_MUX_DATA_H */
68