xref: /openbmc/u-boot/board/ti/am57xx/mux_data.h (revision 443b0df3)
174cc8b09SKipisz, Steven /*
274cc8b09SKipisz, Steven  * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com
374cc8b09SKipisz, Steven  *
474cc8b09SKipisz, Steven  * Author: Felipe Balbi <balbi@ti.com>
574cc8b09SKipisz, Steven  *
674cc8b09SKipisz, Steven  * Based on board/ti/dra7xx/evm.c
774cc8b09SKipisz, Steven  *
874cc8b09SKipisz, Steven  * SPDX-License-Identifier:	GPL-2.0+
974cc8b09SKipisz, Steven  */
1074cc8b09SKipisz, Steven #ifndef _MUX_DATA_BEAGLE_X15_H_
1174cc8b09SKipisz, Steven #define _MUX_DATA_BEAGLE_X15_H_
1274cc8b09SKipisz, Steven 
1374cc8b09SKipisz, Steven #include <asm/arch/mux_dra7xx.h>
1474cc8b09SKipisz, Steven 
15c020d355SSteve Kipisz const struct pad_conf_entry core_padconf_array_essential_x15[] = {
1689a38953SNishanth Menon 	{GPMC_AD0, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad0.vin3a_d0 */
1789a38953SNishanth Menon 	{GPMC_AD1, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad1.vin3a_d1 */
1889a38953SNishanth Menon 	{GPMC_AD2, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad2.vin3a_d2 */
1989a38953SNishanth Menon 	{GPMC_AD3, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad3.vin3a_d3 */
2089a38953SNishanth Menon 	{GPMC_AD4, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad4.vin3a_d4 */
2189a38953SNishanth Menon 	{GPMC_AD5, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad5.vin3a_d5 */
2289a38953SNishanth Menon 	{GPMC_AD6, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad6.vin3a_d6 */
2389a38953SNishanth Menon 	{GPMC_AD7, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad7.vin3a_d7 */
2489a38953SNishanth Menon 	{GPMC_AD8, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad8.vin3a_d8 */
2589a38953SNishanth Menon 	{GPMC_AD9, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad9.vin3a_d9 */
2689a38953SNishanth Menon 	{GPMC_AD10, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad10.vin3a_d10 */
2789a38953SNishanth Menon 	{GPMC_AD11, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad11.vin3a_d11 */
2889a38953SNishanth Menon 	{GPMC_AD12, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad12.vin3a_d12 */
2989a38953SNishanth Menon 	{GPMC_AD13, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad13.vin3a_d13 */
3089a38953SNishanth Menon 	{GPMC_AD14, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad14.vin3a_d14 */
3189a38953SNishanth Menon 	{GPMC_AD15, (M2 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_ad15.vin3a_d15 */
3274cc8b09SKipisz, Steven 	{GPMC_A0, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a0.vin3a_d16 */
3374cc8b09SKipisz, Steven 	{GPMC_A1, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a1.vin3a_d17 */
3474cc8b09SKipisz, Steven 	{GPMC_A2, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a2.vin3a_d18 */
3574cc8b09SKipisz, Steven 	{GPMC_A3, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a3.vin3a_d19 */
3674cc8b09SKipisz, Steven 	{GPMC_A4, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a4.vin3a_d20 */
3774cc8b09SKipisz, Steven 	{GPMC_A5, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a5.vin3a_d21 */
3874cc8b09SKipisz, Steven 	{GPMC_A6, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a6.vin3a_d22 */
3974cc8b09SKipisz, Steven 	{GPMC_A7, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a7.vin3a_d23 */
4074cc8b09SKipisz, Steven 	{GPMC_A8, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a8.vin3a_hsync0 */
4174cc8b09SKipisz, Steven 	{GPMC_A9, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a9.vin3a_vsync0 */
4274cc8b09SKipisz, Steven 	{GPMC_A10, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a10.vin3a_de0 */
4374cc8b09SKipisz, Steven 	{GPMC_A11, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_a11.vin3a_fld0 */
4474cc8b09SKipisz, Steven 	{GPMC_A12, (M14 | PIN_INPUT_PULLUP)},	/* gpmc_a12.gpio2_2 */
4574cc8b09SKipisz, Steven 	{GPMC_A13, (M14 | PIN_INPUT_PULLDOWN)},	/* gpmc_a13.gpio2_3 */
4674cc8b09SKipisz, Steven 	{GPMC_A14, (M14 | PIN_INPUT_PULLUP)},	/* gpmc_a14.gpio2_4 */
4774cc8b09SKipisz, Steven 	{GPMC_A15, (M14 | PIN_INPUT_PULLDOWN)},	/* gpmc_a15.gpio2_5 */
4874cc8b09SKipisz, Steven 	{GPMC_A16, (M14 | PIN_INPUT_PULLDOWN)},	/* gpmc_a16.gpio2_6 */
4974cc8b09SKipisz, Steven 	{GPMC_A17, (M14 | PIN_INPUT_PULLDOWN)},	/* gpmc_a17.gpio2_7 */
5074cc8b09SKipisz, Steven 	{GPMC_A18, (M14 | PIN_INPUT_PULLUP)},	/* gpmc_a18.gpio2_8 */
5174cc8b09SKipisz, Steven 	{GPMC_A19, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a19.mmc2_dat4 */
5274cc8b09SKipisz, Steven 	{GPMC_A20, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a20.mmc2_dat5 */
5374cc8b09SKipisz, Steven 	{GPMC_A21, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a21.mmc2_dat6 */
5474cc8b09SKipisz, Steven 	{GPMC_A22, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a22.mmc2_dat7 */
5574cc8b09SKipisz, Steven 	{GPMC_A23, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a23.mmc2_clk */
5674cc8b09SKipisz, Steven 	{GPMC_A24, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a24.mmc2_dat0 */
5774cc8b09SKipisz, Steven 	{GPMC_A25, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a25.mmc2_dat1 */
5874cc8b09SKipisz, Steven 	{GPMC_A26, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a26.mmc2_dat2 */
5974cc8b09SKipisz, Steven 	{GPMC_A27, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a27.mmc2_dat3 */
6074cc8b09SKipisz, Steven 	{GPMC_CS1, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_cs1.mmc2_cmd */
6174cc8b09SKipisz, Steven 	{GPMC_CS0, (M14 | PIN_INPUT_PULLDOWN)},	/* gpmc_cs0.gpio2_19 */
6274cc8b09SKipisz, Steven 	{GPMC_CS2, (M14 | PIN_INPUT_PULLUP)},	/* gpmc_cs2.gpio2_20 */
6389a38953SNishanth Menon 	{GPMC_CS3, (M2 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* gpmc_cs3.vin3a_clk0 */
6474cc8b09SKipisz, Steven 	{GPMC_CLK, (M9 | PIN_INPUT_PULLDOWN)},	/* gpmc_clk.dma_evt1 */
6574cc8b09SKipisz, Steven 	{GPMC_ADVN_ALE, (M14 | PIN_INPUT_PULLUP)},	/* gpmc_advn_ale.gpio2_23 */
6674cc8b09SKipisz, Steven 	{GPMC_OEN_REN, (M14 | PIN_INPUT_PULLUP)},	/* gpmc_oen_ren.gpio2_24 */
6774cc8b09SKipisz, Steven 	{GPMC_WEN, (M14 | PIN_INPUT_PULLUP)},	/* gpmc_wen.gpio2_25 */
6874cc8b09SKipisz, Steven 	{GPMC_BEN0, (M9 | PIN_INPUT_PULLDOWN)},	/* gpmc_ben0.dma_evt3 */
6974cc8b09SKipisz, Steven 	{GPMC_BEN1, (M9 | PIN_INPUT_PULLDOWN)},	/* gpmc_ben1.dma_evt4 */
70d9e14671SLokesh Vutla 	{GPMC_WAIT0, (M14 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* gpmc_wait0.gpio2_28 */
71d9e14671SLokesh Vutla 	{VIN1B_CLK1, (M14 | PIN_INPUT_SLEW)},	/* vin1b_clk1.gpio2_31 */
7274cc8b09SKipisz, Steven 	{VIN1A_D2, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d2.gpio3_6 */
7374cc8b09SKipisz, Steven 	{VIN1A_D3, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d3.gpio3_7 */
7474cc8b09SKipisz, Steven 	{VIN1A_D4, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d4.gpio3_8 */
7574cc8b09SKipisz, Steven 	{VIN1A_D5, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d5.gpio3_9 */
7674cc8b09SKipisz, Steven 	{VIN1A_D6, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d6.gpio3_10 */
7774cc8b09SKipisz, Steven 	{VIN1A_D7, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d7.gpio3_11 */
7874cc8b09SKipisz, Steven 	{VIN1A_D8, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d8.gpio3_12 */
7974cc8b09SKipisz, Steven 	{VIN1A_D10, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d10.gpio3_14 */
8074cc8b09SKipisz, Steven 	{VIN1A_D11, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d11.gpio3_15 */
8174cc8b09SKipisz, Steven 	{VIN1A_D12, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d12.gpio3_16 */
8274cc8b09SKipisz, Steven 	{VIN1A_D14, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d14.gpio3_18 */
8374cc8b09SKipisz, Steven 	{VIN1A_D16, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d16.gpio3_20 */
8474cc8b09SKipisz, Steven 	{VIN1A_D19, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d19.gpio3_23 */
8574cc8b09SKipisz, Steven 	{VIN1A_D20, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d20.gpio3_24 */
8674cc8b09SKipisz, Steven 	{VIN1A_D22, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d22.gpio3_26 */
8774cc8b09SKipisz, Steven 	{VIN2A_CLK0, (M14 | PIN_INPUT_PULLDOWN)},	/* vin2a_clk0.gpio3_28 */
8874cc8b09SKipisz, Steven 	{VIN2A_DE0, (M14 | PIN_INPUT_PULLDOWN)},	/* vin2a_de0.gpio3_29 */
8974cc8b09SKipisz, Steven 	{VIN2A_FLD0, (M14 | PIN_INPUT_PULLDOWN)},	/* vin2a_fld0.gpio3_30 */
90d9e14671SLokesh Vutla 	{VIN2A_HSYNC0, (M11 | PIN_INPUT_PULLUP)},	/* vin2a_hsync0.pr1_uart0_cts_n */
9189a38953SNishanth Menon 	{VIN2A_VSYNC0, (M11 | PIN_OUTPUT_PULLUP)},	/* vin2a_vsync0.pr1_uart0_rts_n */
92d9e14671SLokesh Vutla 	{VIN2A_D0, (M11 | PIN_INPUT_PULLUP)},	/* vin2a_d0.pr1_uart0_rxd */
93d9e14671SLokesh Vutla 	{VIN2A_D1, (M11 | PIN_OUTPUT)},	/* vin2a_d1.pr1_uart0_txd */
94d9e14671SLokesh Vutla 	{VIN2A_D2, (M8 | PIN_INPUT_PULLUP)},	/* vin2a_d2.uart10_rxd */
95d9e14671SLokesh Vutla 	{VIN2A_D3, (M8 | PIN_OUTPUT)},	/* vin2a_d3.uart10_txd */
96d9e14671SLokesh Vutla 	{VIN2A_D4, (M8 | PIN_INPUT_PULLUP)},	/* vin2a_d4.uart10_ctsn */
97d9e14671SLokesh Vutla 	{VIN2A_D5, (M8 | PIN_OUTPUT_PULLUP)},	/* vin2a_d5.uart10_rtsn */
9874cc8b09SKipisz, Steven 	{VIN2A_D6, (M14 | PIN_INPUT_PULLDOWN)},	/* vin2a_d6.gpio4_7 */
9974cc8b09SKipisz, Steven 	{VIN2A_D7, (M14 | PIN_INPUT_PULLDOWN)},	/* vin2a_d7.gpio4_8 */
10074cc8b09SKipisz, Steven 	{VIN2A_D8, (M14 | PIN_INPUT_PULLDOWN)},	/* vin2a_d8.gpio4_9 */
10174cc8b09SKipisz, Steven 	{VIN2A_D9, (M14 | PIN_INPUT_PULLDOWN)},	/* vin2a_d9.gpio4_10 */
10289a38953SNishanth Menon 	{VIN2A_D10, (M10 | PIN_OUTPUT_PULLDOWN)},	/* vin2a_d10.ehrpwm2B */
10374cc8b09SKipisz, Steven 	{VIN2A_D11, (M10 | PIN_INPUT_PULLDOWN)},	/* vin2a_d11.ehrpwm2_tripzone_input */
10489a38953SNishanth Menon 	{VIN2A_D12, (M3 | PIN_OUTPUT | MANUAL_MODE)},	/* vin2a_d12.rgmii1_txc */
10589a38953SNishanth Menon 	{VIN2A_D13, (M3 | PIN_OUTPUT | MANUAL_MODE)},	/* vin2a_d13.rgmii1_txctl */
10689a38953SNishanth Menon 	{VIN2A_D14, (M3 | PIN_OUTPUT | MANUAL_MODE)},	/* vin2a_d14.rgmii1_txd3 */
10789a38953SNishanth Menon 	{VIN2A_D15, (M3 | PIN_OUTPUT | MANUAL_MODE)},	/* vin2a_d15.rgmii1_txd2 */
10889a38953SNishanth Menon 	{VIN2A_D16, (M3 | PIN_OUTPUT | MANUAL_MODE)},	/* vin2a_d16.rgmii1_txd1 */
10989a38953SNishanth Menon 	{VIN2A_D17, (M3 | PIN_OUTPUT | MANUAL_MODE)},	/* vin2a_d17.rgmii1_txd0 */
11089a38953SNishanth Menon 	{VIN2A_D18, (M3 | PIN_INPUT | MANUAL_MODE)},	/* vin2a_d18.rgmii1_rxc */
11189a38953SNishanth Menon 	{VIN2A_D19, (M3 | PIN_INPUT | MANUAL_MODE)},	/* vin2a_d19.rgmii1_rxctl */
11289a38953SNishanth Menon 	{VIN2A_D20, (M3 | PIN_INPUT | MANUAL_MODE)},	/* vin2a_d20.rgmii1_rxd3 */
11389a38953SNishanth Menon 	{VIN2A_D21, (M3 | PIN_INPUT | MANUAL_MODE)},	/* vin2a_d21.rgmii1_rxd2 */
11489a38953SNishanth Menon 	{VIN2A_D22, (M3 | PIN_INPUT | MANUAL_MODE)},	/* vin2a_d22.rgmii1_rxd1 */
11589a38953SNishanth Menon 	{VIN2A_D23, (M3 | PIN_INPUT | MANUAL_MODE)},	/* vin2a_d23.rgmii1_rxd0 */
11674cc8b09SKipisz, Steven 	{VOUT1_FLD, (M14 | PIN_INPUT)},	/* vout1_fld.gpio4_21 */
117d9e14671SLokesh Vutla 	{MDIO_MCLK, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* mdio_mclk.mdio_mclk */
118d9e14671SLokesh Vutla 	{MDIO_D, (M0 | PIN_INPUT | SLEWCONTROL)},	/* mdio_d.mdio_d */
11974cc8b09SKipisz, Steven 	{RMII_MHZ_50_CLK, (M14 | PIN_INPUT_PULLUP)},	/* RMII_MHZ_50_CLK.gpio5_17 */
120d9e14671SLokesh Vutla 	{UART3_RXD, (M14 | PIN_INPUT_SLEW)},	/* uart3_rxd.gpio5_18 */
121d9e14671SLokesh Vutla 	{UART3_TXD, (M14 | PIN_INPUT_SLEW)},	/* uart3_txd.gpio5_19 */
12289a38953SNishanth Menon 	{RGMII0_TXC, (M0 | PIN_OUTPUT | MANUAL_MODE)},	/* rgmii0_txc.rgmii0_txc */
12389a38953SNishanth Menon 	{RGMII0_TXCTL, (M0 | PIN_OUTPUT | MANUAL_MODE)},	/* rgmii0_txctl.rgmii0_txctl */
12489a38953SNishanth Menon 	{RGMII0_TXD3, (M0 | PIN_OUTPUT | MANUAL_MODE)},	/* rgmii0_txd3.rgmii0_txd3 */
12589a38953SNishanth Menon 	{RGMII0_TXD2, (M0 | PIN_OUTPUT | MANUAL_MODE)},	/* rgmii0_txd2.rgmii0_txd2 */
12689a38953SNishanth Menon 	{RGMII0_TXD1, (M0 | PIN_OUTPUT | MANUAL_MODE)},	/* rgmii0_txd1.rgmii0_txd1 */
12789a38953SNishanth Menon 	{RGMII0_TXD0, (M0 | PIN_OUTPUT | MANUAL_MODE)},	/* rgmii0_txd0.rgmii0_txd0 */
12889a38953SNishanth Menon 	{RGMII0_RXC, (M0 | PIN_INPUT | MANUAL_MODE)},	/* rgmii0_rxc.rgmii0_rxc */
12989a38953SNishanth Menon 	{RGMII0_RXCTL, (M0 | PIN_INPUT | MANUAL_MODE)},	/* rgmii0_rxctl.rgmii0_rxctl */
13089a38953SNishanth Menon 	{RGMII0_RXD3, (M0 | PIN_INPUT | MANUAL_MODE)},	/* rgmii0_rxd3.rgmii0_rxd3 */
13189a38953SNishanth Menon 	{RGMII0_RXD2, (M0 | PIN_INPUT | MANUAL_MODE)},	/* rgmii0_rxd2.rgmii0_rxd2 */
13289a38953SNishanth Menon 	{RGMII0_RXD1, (M0 | PIN_INPUT | MANUAL_MODE)},	/* rgmii0_rxd1.rgmii0_rxd1 */
13389a38953SNishanth Menon 	{RGMII0_RXD0, (M0 | PIN_INPUT | MANUAL_MODE)},	/* rgmii0_rxd0.rgmii0_rxd0 */
134d9e14671SLokesh Vutla 	{USB1_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* usb1_drvvbus.usb1_drvvbus */
135d9e14671SLokesh Vutla 	{USB2_DRVVBUS, (M0 | PIN_OUTPUT_PULLDOWN | SLEWCONTROL)},	/* usb2_drvvbus.usb2_drvvbus */
13674cc8b09SKipisz, Steven 	{GPIO6_14, (M10 | PIN_INPUT_PULLUP)},	/* gpio6_14.timer1 */
13774cc8b09SKipisz, Steven 	{GPIO6_15, (M10 | PIN_INPUT_PULLUP)},	/* gpio6_15.timer2 */
13874cc8b09SKipisz, Steven 	{GPIO6_16, (M10 | PIN_INPUT_PULLUP)},	/* gpio6_16.timer3 */
13989a38953SNishanth Menon 	{XREF_CLK0, (M9 | PIN_OUTPUT_PULLDOWN)},	/* xref_clk0.clkout2 */
14074cc8b09SKipisz, Steven 	{XREF_CLK1, (M14 | PIN_INPUT_PULLDOWN)},	/* xref_clk1.gpio6_18 */
14174cc8b09SKipisz, Steven 	{XREF_CLK2, (M14 | PIN_INPUT_PULLDOWN)},	/* xref_clk2.gpio6_19 */
14289a38953SNishanth Menon 	{XREF_CLK3, (M9 | PIN_OUTPUT_PULLDOWN)},	/* xref_clk3.clkout3 */
14374cc8b09SKipisz, Steven 	{MCASP1_ACLKX, (M10 | PIN_INPUT_PULLUP)},	/* mcasp1_aclkx.i2c3_sda */
144d9e14671SLokesh Vutla 	{MCASP1_FSX, (M10 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_fsx.i2c3_scl */
14574cc8b09SKipisz, Steven 	{MCASP1_ACLKR, (M10 | PIN_INPUT_PULLUP)},	/* mcasp1_aclkr.i2c4_sda */
14674cc8b09SKipisz, Steven 	{MCASP1_FSR, (M10 | PIN_INPUT_PULLUP)},	/* mcasp1_fsr.i2c4_scl */
147d9e14671SLokesh Vutla 	{MCASP1_AXR0, (M10 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr0.i2c5_sda */
148d9e14671SLokesh Vutla 	{MCASP1_AXR1, (M10 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr1.i2c5_scl */
14974cc8b09SKipisz, Steven 	{MCASP1_AXR2, (M14 | PIN_INPUT_PULLDOWN)},	/* mcasp1_axr2.gpio5_4 */
15074cc8b09SKipisz, Steven 	{MCASP1_AXR3, (M14 | PIN_INPUT_PULLDOWN)},	/* mcasp1_axr3.gpio5_5 */
15174cc8b09SKipisz, Steven 	{MCASP1_AXR4, (M14 | PIN_INPUT_PULLDOWN)},	/* mcasp1_axr4.gpio5_6 */
15274cc8b09SKipisz, Steven 	{MCASP1_AXR5, (M14 | PIN_INPUT_PULLDOWN)},	/* mcasp1_axr5.gpio5_7 */
15374cc8b09SKipisz, Steven 	{MCASP1_AXR6, (M14 | PIN_INPUT_PULLDOWN)},	/* mcasp1_axr6.gpio5_8 */
15474cc8b09SKipisz, Steven 	{MCASP1_AXR7, (M14 | PIN_INPUT_PULLDOWN)},	/* mcasp1_axr7.gpio5_9 */
155d9e14671SLokesh Vutla 	{MCASP1_AXR8, (M14 | PIN_INPUT | SLEWCONTROL)},	/* mcasp1_axr8.gpio5_10 */
156d9e14671SLokesh Vutla 	{MCASP1_AXR9, (M14 | PIN_INPUT | SLEWCONTROL)},	/* mcasp1_axr9.gpio5_11 */
157d9e14671SLokesh Vutla 	{MCASP1_AXR10, (M14 | PIN_INPUT | SLEWCONTROL)},	/* mcasp1_axr10.gpio5_12 */
158d9e14671SLokesh Vutla 	{MCASP1_AXR11, (M14 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr11.gpio4_17 */
159d9e14671SLokesh Vutla 	{MCASP1_AXR12, (M1 | PIN_INPUT_SLEW | VIRTUAL_MODE10)},	/* mcasp1_axr12.mcasp7_axr0 */
160d9e14671SLokesh Vutla 	{MCASP1_AXR13, (M1 | PIN_INPUT_SLEW | VIRTUAL_MODE10)},	/* mcasp1_axr13.mcasp7_axr1 */
161d9e14671SLokesh Vutla 	{MCASP1_AXR14, (M1 | PIN_INPUT_SLEW | VIRTUAL_MODE10)},	/* mcasp1_axr14.mcasp7_aclkx */
162d9e14671SLokesh Vutla 	{MCASP1_AXR15, (M1 | PIN_INPUT_SLEW | VIRTUAL_MODE10)},	/* mcasp1_axr15.mcasp7_fsx */
16374cc8b09SKipisz, Steven 	{MCASP3_ACLKX, (M0 | PIN_INPUT_PULLDOWN)},	/* mcasp3_aclkx.mcasp3_aclkx */
164d9e14671SLokesh Vutla 	{MCASP3_FSX, (M0 | PIN_INPUT_SLEW)},	/* mcasp3_fsx.mcasp3_fsx */
165d9e14671SLokesh Vutla 	{MCASP3_AXR0, (M0 | PIN_INPUT_SLEW)},	/* mcasp3_axr0.mcasp3_axr0 */
166d9e14671SLokesh Vutla 	{MCASP3_AXR1, (M0 | PIN_INPUT_SLEW)},	/* mcasp3_axr1.mcasp3_axr1 */
16789a38953SNishanth Menon 	{MCASP4_ACLKX, (M3 | PIN_INPUT_PULLUP)},	/* mcasp4_aclkx.uart8_rxd */
168d9e14671SLokesh Vutla 	{MCASP4_FSX, (M3 | PIN_OUTPUT)},	/* mcasp4_fsx.uart8_txd */
169d9e14671SLokesh Vutla 	{MCASP4_AXR0, (M3 | PIN_INPUT_PULLUP)},	/* mcasp4_axr0.uart8_ctsn */
17089a38953SNishanth Menon 	{MCASP4_AXR1, (M3 | PIN_OUTPUT_PULLUP)},	/* mcasp4_axr1.uart8_rtsn */
17189a38953SNishanth Menon 	{MCASP5_ACLKX, (M3 | PIN_INPUT_PULLUP)},	/* mcasp5_aclkx.uart9_rxd */
172d9e14671SLokesh Vutla 	{MCASP5_FSX, (M3 | PIN_OUTPUT)},	/* mcasp5_fsx.uart9_txd */
173d9e14671SLokesh Vutla 	{MCASP5_AXR0, (M3 | PIN_INPUT_PULLUP)},	/* mcasp5_axr0.uart9_ctsn */
17489a38953SNishanth Menon 	{MCASP5_AXR1, (M3 | PIN_OUTPUT_PULLUP)},	/* mcasp5_axr1.uart9_rtsn */
175411278b8SSekhar Nori 	{MMC1_CLK, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_clk.mmc1_clk */
17674cc8b09SKipisz, Steven 	{MMC1_CMD, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_cmd.mmc1_cmd */
17774cc8b09SKipisz, Steven 	{MMC1_DAT0, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat0.mmc1_dat0 */
17874cc8b09SKipisz, Steven 	{MMC1_DAT1, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat1.mmc1_dat1 */
17974cc8b09SKipisz, Steven 	{MMC1_DAT2, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat2.mmc1_dat2 */
18074cc8b09SKipisz, Steven 	{MMC1_DAT3, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat3.mmc1_dat3 */
181d9e14671SLokesh Vutla 	{MMC1_SDCD, (M14 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mmc1_sdcd.gpio6_27 */
18289a38953SNishanth Menon 	{GPIO6_10, (M10 | PIN_OUTPUT_PULLDOWN)},	/* gpio6_10.ehrpwm2A */
18389a38953SNishanth Menon 	{GPIO6_11, (M0 | PIN_INPUT_PULLUP)},	/* gpio6_11.gpio6_11 */
184411278b8SSekhar Nori 	{MMC3_CLK, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* mmc3_clk.mmc3_clk */
18589a38953SNishanth Menon 	{MMC3_CMD, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* mmc3_cmd.mmc3_cmd */
18689a38953SNishanth Menon 	{MMC3_DAT0, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* mmc3_dat0.mmc3_dat0 */
18789a38953SNishanth Menon 	{MMC3_DAT1, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* mmc3_dat1.mmc3_dat1 */
18889a38953SNishanth Menon 	{MMC3_DAT2, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* mmc3_dat2.mmc3_dat2 */
18989a38953SNishanth Menon 	{MMC3_DAT3, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* mmc3_dat3.mmc3_dat3 */
190d9e14671SLokesh Vutla 	{MMC3_DAT4, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* mmc3_dat4.mmc3_dat4 */
191d9e14671SLokesh Vutla 	{MMC3_DAT5, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* mmc3_dat5.mmc3_dat5 */
192d9e14671SLokesh Vutla 	{MMC3_DAT6, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* mmc3_dat6.mmc3_dat6 */
193d9e14671SLokesh Vutla 	{MMC3_DAT7, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* mmc3_dat7.mmc3_dat7 */
19474cc8b09SKipisz, Steven 	{SPI1_SCLK, (M14 | PIN_INPUT_PULLDOWN)},	/* spi1_sclk.gpio7_7 */
19574cc8b09SKipisz, Steven 	{SPI1_D1, (M14 | PIN_INPUT_PULLDOWN)},	/* spi1_d1.gpio7_8 */
19674cc8b09SKipisz, Steven 	{SPI1_D0, (M14 | PIN_INPUT_PULLDOWN)},	/* spi1_d0.gpio7_9 */
19789a38953SNishanth Menon 	{SPI1_CS0, (M14 | PIN_INPUT)},	/* spi1_cs0.gpio7_10 */
19889a38953SNishanth Menon 	{SPI1_CS1, (M14 | PIN_INPUT)},	/* spi1_cs1.gpio7_11 */
199d9e14671SLokesh Vutla 	{SPI1_CS2, (M14 | PIN_INPUT_SLEW)},	/* spi1_cs2.gpio7_12 */
200d9e14671SLokesh Vutla 	{SPI1_CS3, (M6 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* spi1_cs3.hdmi1_cec */
20174cc8b09SKipisz, Steven 	{SPI2_SCLK, (M14 | PIN_INPUT_PULLDOWN)},	/* spi2_sclk.gpio7_14 */
202d9e14671SLokesh Vutla 	{SPI2_D1, (M14 | PIN_INPUT_SLEW)},	/* spi2_d1.gpio7_15 */
203d9e14671SLokesh Vutla 	{SPI2_D0, (M14 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* spi2_d0.gpio7_16 */
204d9e14671SLokesh Vutla 	{SPI2_CS0, (M14 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* spi2_cs0.gpio7_17 */
205d9e14671SLokesh Vutla 	{DCAN1_TX, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* dcan1_tx.dcan1_tx */
206d9e14671SLokesh Vutla 	{DCAN1_RX, (M0 | PIN_INPUT | SLEWCONTROL)},	/* dcan1_rx.dcan1_rx */
207d9e14671SLokesh Vutla 	{UART1_RXD, (M0 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* uart1_rxd.uart1_rxd */
208d9e14671SLokesh Vutla 	{UART1_TXD, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* uart1_txd.uart1_txd */
20989a38953SNishanth Menon 	{UART1_CTSN, (M14 | PIN_INPUT_PULLDOWN)},	/* uart1_ctsn.gpio7_24 */
21089a38953SNishanth Menon 	{UART1_RTSN, (M14 | PIN_INPUT)},	/* uart1_rtsn.gpio7_25 */
21189a38953SNishanth Menon 	{UART2_RXD, (M14 | PIN_INPUT_PULLDOWN)},	/* uart2_rxd.gpio7_26 */
21289a38953SNishanth Menon 	{UART2_TXD, (M14 | PIN_INPUT_PULLDOWN)},	/* uart2_txd.gpio7_27 */
21389a38953SNishanth Menon 	{UART2_CTSN, (M2 | PIN_INPUT_PULLUP)},	/* uart2_ctsn.uart3_rxd */
214d9e14671SLokesh Vutla 	{UART2_RTSN, (M1 | PIN_OUTPUT)},	/* uart2_rtsn.uart3_txd */
21589a38953SNishanth Menon 	{I2C1_SDA, (M0 | PIN_INPUT_PULLUP)},	/* i2c1_sda.i2c1_sda */
21689a38953SNishanth Menon 	{I2C1_SCL, (M0 | PIN_INPUT_PULLUP)},	/* i2c1_scl.i2c1_scl */
21789a38953SNishanth Menon 	{I2C2_SDA, (M1 | PIN_INPUT_PULLUP)},	/* i2c2_sda.hdmi1_ddc_scl */
21889a38953SNishanth Menon 	{I2C2_SCL, (M1 | PIN_INPUT_PULLUP)},	/* i2c2_scl.hdmi1_ddc_sda */
21989a38953SNishanth Menon 	{WAKEUP0, (M0 | PIN_INPUT)},	/* Wakeup0.Wakeup0 */
22089a38953SNishanth Menon 	{WAKEUP1, (M0 | PIN_INPUT)},	/* Wakeup1.Wakeup1 */
22189a38953SNishanth Menon 	{WAKEUP2, (M0 | PIN_INPUT)},	/* Wakeup2.Wakeup2 */
22289a38953SNishanth Menon 	{WAKEUP3, (M0 | PIN_INPUT)},	/* Wakeup3.Wakeup3 */
22389a38953SNishanth Menon 	{ON_OFF, (M0 | PIN_OUTPUT)},	/* on_off.on_off */
22489a38953SNishanth Menon 	{RTC_PORZ, (M0 | PIN_INPUT)},	/* rtc_porz.rtc_porz */
22589a38953SNishanth Menon 	{TMS, (M0 | PIN_INPUT_PULLUP)},	/* tms.tms */
226d9e14671SLokesh Vutla 	{TDI, (M0 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* tdi.tdi */
22789a38953SNishanth Menon 	{TDO, (M0 | PIN_OUTPUT)},	/* tdo.tdo */
22889a38953SNishanth Menon 	{TCLK, (M0 | PIN_INPUT_PULLDOWN)},	/* tclk.tclk */
22989a38953SNishanth Menon 	{TRSTN, (M0 | PIN_INPUT)},	/* trstn.trstn */
23089a38953SNishanth Menon 	{RTCK, (M0 | PIN_OUTPUT)},	/* rtck.rtck */
23189a38953SNishanth Menon 	{EMU0, (M0 | PIN_INPUT)},	/* emu0.emu0 */
23289a38953SNishanth Menon 	{EMU1, (M0 | PIN_INPUT)},	/* emu1.emu1 */
23389a38953SNishanth Menon 	{NMIN_DSP, (M0 | PIN_INPUT)},	/* nmin_dsp.nmin_dsp */
23489a38953SNishanth Menon 	{RSTOUTN, (M0 | PIN_OUTPUT)},	/* rstoutn.rstoutn */
23589a38953SNishanth Menon };
23689a38953SNishanth Menon 
23789a38953SNishanth Menon const struct pad_conf_entry core_padconf_array_delta_x15_sr1_1[] = {
238d9e14671SLokesh Vutla 	{MMC1_SDWP, (M14 | PIN_INPUT | SLEWCONTROL)},	/* mmc1_sdwp.gpio6_28 */
239d9e14671SLokesh Vutla 	{VOUT1_CLK, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_clk.vout1_clk */
240d9e14671SLokesh Vutla 	{VOUT1_DE, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_de.vout1_de */
241d9e14671SLokesh Vutla 	{VOUT1_HSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_hsync.vout1_hsync */
242d9e14671SLokesh Vutla 	{VOUT1_VSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_vsync.vout1_vsync */
243d9e14671SLokesh Vutla 	{VOUT1_D0, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d0.vout1_d0 */
244d9e14671SLokesh Vutla 	{VOUT1_D1, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d1.vout1_d1 */
245d9e14671SLokesh Vutla 	{VOUT1_D2, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d2.vout1_d2 */
246d9e14671SLokesh Vutla 	{VOUT1_D3, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d3.vout1_d3 */
247d9e14671SLokesh Vutla 	{VOUT1_D4, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d4.vout1_d4 */
248d9e14671SLokesh Vutla 	{VOUT1_D5, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d5.vout1_d5 */
249d9e14671SLokesh Vutla 	{VOUT1_D6, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d6.vout1_d6 */
250d9e14671SLokesh Vutla 	{VOUT1_D7, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d7.vout1_d7 */
251d9e14671SLokesh Vutla 	{VOUT1_D8, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d8.vout1_d8 */
252d9e14671SLokesh Vutla 	{VOUT1_D9, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d9.vout1_d9 */
253d9e14671SLokesh Vutla 	{VOUT1_D10, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d10.vout1_d10 */
254d9e14671SLokesh Vutla 	{VOUT1_D11, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d11.vout1_d11 */
255d9e14671SLokesh Vutla 	{VOUT1_D12, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d12.vout1_d12 */
256d9e14671SLokesh Vutla 	{VOUT1_D13, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d13.vout1_d13 */
257d9e14671SLokesh Vutla 	{VOUT1_D14, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d14.vout1_d14 */
258d9e14671SLokesh Vutla 	{VOUT1_D15, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d15.vout1_d15 */
259d9e14671SLokesh Vutla 	{VOUT1_D16, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d16.vout1_d16 */
260d9e14671SLokesh Vutla 	{VOUT1_D17, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d17.vout1_d17 */
261d9e14671SLokesh Vutla 	{VOUT1_D18, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d18.vout1_d18 */
262d9e14671SLokesh Vutla 	{VOUT1_D19, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d19.vout1_d19 */
263d9e14671SLokesh Vutla 	{VOUT1_D20, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d20.vout1_d20 */
264d9e14671SLokesh Vutla 	{VOUT1_D21, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d21.vout1_d21 */
265d9e14671SLokesh Vutla 	{VOUT1_D22, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d22.vout1_d22 */
266d9e14671SLokesh Vutla 	{VOUT1_D23, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d23.vout1_d23 */
26789a38953SNishanth Menon };
26889a38953SNishanth Menon 
26989a38953SNishanth Menon const struct pad_conf_entry core_padconf_array_delta_x15_sr2_0[] = {
27089a38953SNishanth Menon 	{VIN1A_CLK0, (M14 | PIN_INPUT)},	/* vin1a_clk0.gpio2_30 */
271d9e14671SLokesh Vutla 	{VOUT1_CLK, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_clk.vout1_clk */
272d9e14671SLokesh Vutla 	{VOUT1_DE, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_de.vout1_de */
273d9e14671SLokesh Vutla 	{VOUT1_HSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_hsync.vout1_hsync */
274d9e14671SLokesh Vutla 	{VOUT1_VSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_vsync.vout1_vsync */
275d9e14671SLokesh Vutla 	{VOUT1_D0, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d0.vout1_d0 */
276d9e14671SLokesh Vutla 	{VOUT1_D1, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d1.vout1_d1 */
277d9e14671SLokesh Vutla 	{VOUT1_D2, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d2.vout1_d2 */
278d9e14671SLokesh Vutla 	{VOUT1_D3, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d3.vout1_d3 */
279d9e14671SLokesh Vutla 	{VOUT1_D4, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d4.vout1_d4 */
280d9e14671SLokesh Vutla 	{VOUT1_D5, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d5.vout1_d5 */
281d9e14671SLokesh Vutla 	{VOUT1_D6, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d6.vout1_d6 */
282d9e14671SLokesh Vutla 	{VOUT1_D7, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d7.vout1_d7 */
283d9e14671SLokesh Vutla 	{VOUT1_D8, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d8.vout1_d8 */
284d9e14671SLokesh Vutla 	{VOUT1_D9, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d9.vout1_d9 */
285d9e14671SLokesh Vutla 	{VOUT1_D10, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d10.vout1_d10 */
286d9e14671SLokesh Vutla 	{VOUT1_D11, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d11.vout1_d11 */
287d9e14671SLokesh Vutla 	{VOUT1_D12, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d12.vout1_d12 */
288d9e14671SLokesh Vutla 	{VOUT1_D13, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d13.vout1_d13 */
289d9e14671SLokesh Vutla 	{VOUT1_D14, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d14.vout1_d14 */
290d9e14671SLokesh Vutla 	{VOUT1_D15, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d15.vout1_d15 */
291d9e14671SLokesh Vutla 	{VOUT1_D16, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d16.vout1_d16 */
292d9e14671SLokesh Vutla 	{VOUT1_D17, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d17.vout1_d17 */
293d9e14671SLokesh Vutla 	{VOUT1_D18, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d18.vout1_d18 */
294d9e14671SLokesh Vutla 	{VOUT1_D19, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d19.vout1_d19 */
295d9e14671SLokesh Vutla 	{VOUT1_D20, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d20.vout1_d20 */
296d9e14671SLokesh Vutla 	{VOUT1_D21, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d21.vout1_d21 */
297d9e14671SLokesh Vutla 	{VOUT1_D22, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d22.vout1_d22 */
298d9e14671SLokesh Vutla 	{VOUT1_D23, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d23.vout1_d23 */
29974cc8b09SKipisz, Steven };
30074cc8b09SKipisz, Steven 
301*443b0df3SLokesh Vutla const struct pad_conf_entry core_padconf_array_essential_am574x_idk[] = {
302*443b0df3SLokesh Vutla 	{GPMC_A0, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a0.vin4b_d0 */
303*443b0df3SLokesh Vutla 	{GPMC_A1, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a1.vin4b_d1 */
304*443b0df3SLokesh Vutla 	{GPMC_A2, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a2.vin4b_d2 */
305*443b0df3SLokesh Vutla 	{GPMC_A3, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a3.vin4b_d3 */
306*443b0df3SLokesh Vutla 	{GPMC_A4, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a4.vin4b_d4 */
307*443b0df3SLokesh Vutla 	{GPMC_A5, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a5.vin4b_d5 */
308*443b0df3SLokesh Vutla 	{GPMC_A6, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a6.vin4b_d6 */
309*443b0df3SLokesh Vutla 	{GPMC_A7, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a7.vin4b_d7 */
310*443b0df3SLokesh Vutla 	{GPMC_A8, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a8.vin4b_hsync1 */
311*443b0df3SLokesh Vutla 	{GPMC_A9, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a9.vin4b_vsync1 */
312*443b0df3SLokesh Vutla 	{GPMC_A10, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a10.vin4b_clk1 */
313*443b0df3SLokesh Vutla 	{GPMC_A11, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a11.vin4b_de1 */
314*443b0df3SLokesh Vutla 	{GPMC_A12, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a12.vin4b_fld1 */
315*443b0df3SLokesh Vutla 	{GPMC_A13, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a13.qspi1_rtclk */
316*443b0df3SLokesh Vutla 	{GPMC_A14, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a14.qspi1_d3 */
317*443b0df3SLokesh Vutla 	{GPMC_A15, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a15.qspi1_d2 */
318*443b0df3SLokesh Vutla 	{GPMC_A16, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a16.qspi1_d0 */
319*443b0df3SLokesh Vutla 	{GPMC_A17, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a17.qspi1_d1 */
320*443b0df3SLokesh Vutla 	{GPMC_A18, (M1 | PIN_OUTPUT | MANUAL_MODE)},	/* gpmc_a18.qspi1_sclk */
321*443b0df3SLokesh Vutla 	{GPMC_A19, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a19.mmc2_dat4 */
322*443b0df3SLokesh Vutla 	{GPMC_A20, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a20.mmc2_dat5 */
323*443b0df3SLokesh Vutla 	{GPMC_A21, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a21.mmc2_dat6 */
324*443b0df3SLokesh Vutla 	{GPMC_A22, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a22.mmc2_dat7 */
325*443b0df3SLokesh Vutla 	{GPMC_A23, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a23.mmc2_clk */
326*443b0df3SLokesh Vutla 	{GPMC_A24, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a24.mmc2_dat0 */
327*443b0df3SLokesh Vutla 	{GPMC_A25, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a25.mmc2_dat1 */
328*443b0df3SLokesh Vutla 	{GPMC_A26, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a26.mmc2_dat2 */
329*443b0df3SLokesh Vutla 	{GPMC_A27, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a27.mmc2_dat3 */
330*443b0df3SLokesh Vutla 	{GPMC_CS1, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_cs1.mmc2_cmd */
331*443b0df3SLokesh Vutla 	{GPMC_CS2, (M1 | PIN_OUTPUT | MANUAL_MODE)},	/* gpmc_cs2.qspi1_cs0 */
332*443b0df3SLokesh Vutla 	{VIN1A_D5, (M14 | PIN_OUTPUT)},	/* vin1a_d5.gpio3_9 */
333*443b0df3SLokesh Vutla 	{VIN1A_D6, (M14 | PIN_OUTPUT)},	/* vin1a_d6.gpio3_10 */
334*443b0df3SLokesh Vutla 	{VIN1A_D7, (M14 | PIN_OUTPUT)},	/* vin1a_d7.gpio3_11 */
335*443b0df3SLokesh Vutla 	{VIN1A_D8, (M14 | PIN_OUTPUT)},	/* vin1a_d8.gpio3_12 */
336*443b0df3SLokesh Vutla 	{VIN1A_D10, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d10.gpio3_14 */
337*443b0df3SLokesh Vutla 	{VIN1A_D12, (M14 | PIN_INPUT)},	/* vin1a_d12.gpio3_16 */
338*443b0df3SLokesh Vutla 	{VIN1A_D13, (M14 | PIN_OUTPUT)},	/* vin1a_d13.gpio3_17 */
339*443b0df3SLokesh Vutla 	{VIN1A_D14, (M14 | PIN_OUTPUT)},	/* vin1a_d14.gpio3_18 */
340*443b0df3SLokesh Vutla 	{VIN1A_D15, (M14 | PIN_OUTPUT)},	/* vin1a_d15.gpio3_19 */
341*443b0df3SLokesh Vutla 	{VIN1A_D17, (M14 | PIN_OUTPUT)},	/* vin1a_d17.gpio3_21 */
342*443b0df3SLokesh Vutla 	{VIN1A_D18, (M14 | PIN_OUTPUT_PULLDOWN)},	/* vin1a_d18.gpio3_22 */
343*443b0df3SLokesh Vutla 	{VIN1A_D19, (M14 | PIN_OUTPUT_PULLUP)},	/* vin1a_d19.gpio3_23 */
344*443b0df3SLokesh Vutla 	{VIN1A_D22, (M14 | PIN_INPUT)},	/* vin1a_d22.gpio3_26 */
345*443b0df3SLokesh Vutla 	{VIN2A_CLK0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_clk0.gpio3_28 */
346*443b0df3SLokesh Vutla 	{VIN2A_DE0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_de0.gpio3_29 */
347*443b0df3SLokesh Vutla 	{VIN2A_FLD0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_fld0.gpio3_30 */
348*443b0df3SLokesh Vutla 	{VIN2A_HSYNC0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_hsync0.gpio3_31 */
349*443b0df3SLokesh Vutla 	{VIN2A_VSYNC0, (M14 | PIN_INPUT)},	/* vin2a_vsync0.gpio4_0 */
350*443b0df3SLokesh Vutla 	{VIN2A_D0, (M11 | PIN_INPUT)},	/* vin2a_d0.pr1_uart0_rxd */
351*443b0df3SLokesh Vutla 	{VIN2A_D1, (M11 | PIN_OUTPUT)},	/* vin2a_d1.pr1_uart0_txd */
352*443b0df3SLokesh Vutla 	{VIN2A_D2, (M10 | PIN_OUTPUT)},	/* vin2a_d2.eCAP1_in_PWM1_out */
353*443b0df3SLokesh Vutla 	{VIN2A_D3, (M11 | PIN_INPUT_PULLDOWN)},	/* vin2a_d3.pr1_edc_latch0_in */
354*443b0df3SLokesh Vutla 	{VIN2A_D4, (M11 | PIN_OUTPUT)},	/* vin2a_d4.pr1_edc_sync0_out */
355*443b0df3SLokesh Vutla 	{VIN2A_D5, (M13 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d5.pr1_pru1_gpo2 */
356*443b0df3SLokesh Vutla 	{VIN2A_D10, (M11 | PIN_OUTPUT_PULLDOWN)},	/* vin2a_d10.pr1_mdio_mdclk */
357*443b0df3SLokesh Vutla 	{VIN2A_D11, (M11 | PIN_INPUT)},	/* vin2a_d11.pr1_mdio_data */
358*443b0df3SLokesh Vutla 	{VIN2A_D12, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d12.rgmii1_txc */
359*443b0df3SLokesh Vutla 	{VIN2A_D13, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d13.rgmii1_txctl */
360*443b0df3SLokesh Vutla 	{VIN2A_D14, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d14.rgmii1_txd3 */
361*443b0df3SLokesh Vutla 	{VIN2A_D15, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d15.rgmii1_txd2 */
362*443b0df3SLokesh Vutla 	{VIN2A_D16, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d16.rgmii1_txd1 */
363*443b0df3SLokesh Vutla 	{VIN2A_D17, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d17.rgmii1_txd0 */
364*443b0df3SLokesh Vutla 	{VIN2A_D18, (M3 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d18.rgmii1_rxc */
365*443b0df3SLokesh Vutla 	{VIN2A_D19, (M3 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d19.rgmii1_rxctl */
366*443b0df3SLokesh Vutla 	{VIN2A_D20, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d20.rgmii1_rxd3 */
367*443b0df3SLokesh Vutla 	{VIN2A_D21, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d21.rgmii1_rxd2 */
368*443b0df3SLokesh Vutla 	{VIN2A_D22, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d22.rgmii1_rxd1 */
369*443b0df3SLokesh Vutla 	{VIN2A_D23, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d23.rgmii1_rxd0 */
370*443b0df3SLokesh Vutla 	{VOUT1_CLK, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_clk.vout1_clk */
371*443b0df3SLokesh Vutla 	{VOUT1_DE, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_de.vout1_de */
372*443b0df3SLokesh Vutla 	{VOUT1_FLD, (M14 | PIN_OUTPUT)},	/* vout1_fld.gpio4_21 */
373*443b0df3SLokesh Vutla 	{VOUT1_HSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_hsync.vout1_hsync */
374*443b0df3SLokesh Vutla 	{VOUT1_VSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_vsync.vout1_vsync */
375*443b0df3SLokesh Vutla 	{VOUT1_D0, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d0.vout1_d0 */
376*443b0df3SLokesh Vutla 	{VOUT1_D1, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d1.vout1_d1 */
377*443b0df3SLokesh Vutla 	{VOUT1_D2, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d2.vout1_d2 */
378*443b0df3SLokesh Vutla 	{VOUT1_D3, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d3.vout1_d3 */
379*443b0df3SLokesh Vutla 	{VOUT1_D4, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d4.vout1_d4 */
380*443b0df3SLokesh Vutla 	{VOUT1_D5, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d5.vout1_d5 */
381*443b0df3SLokesh Vutla 	{VOUT1_D6, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d6.vout1_d6 */
382*443b0df3SLokesh Vutla 	{VOUT1_D7, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d7.vout1_d7 */
383*443b0df3SLokesh Vutla 	{VOUT1_D8, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d8.vout1_d8 */
384*443b0df3SLokesh Vutla 	{VOUT1_D9, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d9.vout1_d9 */
385*443b0df3SLokesh Vutla 	{VOUT1_D10, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d10.vout1_d10 */
386*443b0df3SLokesh Vutla 	{VOUT1_D11, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d11.vout1_d11 */
387*443b0df3SLokesh Vutla 	{VOUT1_D12, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d12.vout1_d12 */
388*443b0df3SLokesh Vutla 	{VOUT1_D13, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d13.vout1_d13 */
389*443b0df3SLokesh Vutla 	{VOUT1_D14, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d14.vout1_d14 */
390*443b0df3SLokesh Vutla 	{VOUT1_D15, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d15.vout1_d15 */
391*443b0df3SLokesh Vutla 	{VOUT1_D16, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d16.vout1_d16 */
392*443b0df3SLokesh Vutla 	{VOUT1_D17, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d17.vout1_d17 */
393*443b0df3SLokesh Vutla 	{VOUT1_D18, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d18.vout1_d18 */
394*443b0df3SLokesh Vutla 	{VOUT1_D19, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d19.vout1_d19 */
395*443b0df3SLokesh Vutla 	{VOUT1_D20, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d20.vout1_d20 */
396*443b0df3SLokesh Vutla 	{VOUT1_D21, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d21.vout1_d21 */
397*443b0df3SLokesh Vutla 	{VOUT1_D22, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d22.vout1_d22 */
398*443b0df3SLokesh Vutla 	{VOUT1_D23, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d23.vout1_d23 */
399*443b0df3SLokesh Vutla 	{MDIO_MCLK, (M0 | PIN_INPUT_SLEW)},	/* mdio_mclk.mdio_mclk */
400*443b0df3SLokesh Vutla 	{MDIO_D, (M0 | PIN_INPUT | SLEWCONTROL)},	/* mdio_d.mdio_d */
401*443b0df3SLokesh Vutla 	{RGMII0_TXC, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txc.rgmii0_txc */
402*443b0df3SLokesh Vutla 	{RGMII0_TXCTL, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txctl.rgmii0_txctl */
403*443b0df3SLokesh Vutla 	{RGMII0_TXD3, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd3.rgmii0_txd3 */
404*443b0df3SLokesh Vutla 	{RGMII0_TXD2, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd2.rgmii0_txd2 */
405*443b0df3SLokesh Vutla 	{RGMII0_TXD1, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd1.rgmii0_txd1 */
406*443b0df3SLokesh Vutla 	{RGMII0_TXD0, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd0.rgmii0_txd0 */
407*443b0df3SLokesh Vutla 	{RGMII0_RXC, (M0 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_rxc.rgmii0_rxc */
408*443b0df3SLokesh Vutla 	{RGMII0_RXCTL, (M0 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_rxctl.rgmii0_rxctl */
409*443b0df3SLokesh Vutla 	{RGMII0_RXD3, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd3.rgmii0_rxd3 */
410*443b0df3SLokesh Vutla 	{RGMII0_RXD2, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd2.rgmii0_rxd2 */
411*443b0df3SLokesh Vutla 	{RGMII0_RXD1, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd1.rgmii0_rxd1 */
412*443b0df3SLokesh Vutla 	{RGMII0_RXD0, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd0.rgmii0_rxd0 */
413*443b0df3SLokesh Vutla 	{USB1_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* usb1_drvvbus.usb1_drvvbus */
414*443b0df3SLokesh Vutla 	{USB2_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* usb2_drvvbus.usb2_drvvbus */
415*443b0df3SLokesh Vutla 	{GPIO6_14, (M0 | PIN_OUTPUT)},	/* gpio6_14.gpio6_14 */
416*443b0df3SLokesh Vutla 	{GPIO6_15, (M0 | PIN_OUTPUT)},	/* gpio6_15.gpio6_15 */
417*443b0df3SLokesh Vutla 	{GPIO6_16, (M0 | PIN_INPUT_PULLUP)},	/* gpio6_16.gpio6_16 */
418*443b0df3SLokesh Vutla 	{XREF_CLK0, (M11 | PIN_INPUT_PULLDOWN)},	/* xref_clk0.pr2_mii1_col */
419*443b0df3SLokesh Vutla 	{XREF_CLK1, (M11 | PIN_INPUT_PULLDOWN)},	/* xref_clk1.pr2_mii1_crs */
420*443b0df3SLokesh Vutla 	{XREF_CLK2, (M14 | PIN_OUTPUT)},	/* xref_clk2.gpio6_19 */
421*443b0df3SLokesh Vutla 	{XREF_CLK3, (M9 | PIN_OUTPUT_PULLDOWN)},	/* xref_clk3.clkout3 */
422*443b0df3SLokesh Vutla 	{MCASP1_ACLKX, (M11 | PIN_OUTPUT_PULLDOWN)},	/* mcasp1_aclkx.pr2_mdio_mdclk */
423*443b0df3SLokesh Vutla 	{MCASP1_FSX, (M11 | PIN_INPUT | SLEWCONTROL)},	/* mcasp1_fsx.pr2_mdio_data */
424*443b0df3SLokesh Vutla 	{MCASP1_ACLKR, (M14 | PIN_INPUT)},	/* mcasp1_aclkr.gpio5_0 */
425*443b0df3SLokesh Vutla 	{MCASP1_FSR, (M14 | PIN_INPUT)},	/* mcasp1_fsr.gpio5_1 */
426*443b0df3SLokesh Vutla 	{MCASP1_AXR0, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr0.pr2_mii0_rxer */
427*443b0df3SLokesh Vutla 	{MCASP1_AXR1, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr1.pr2_mii_mt0_clk */
428*443b0df3SLokesh Vutla 	{MCASP1_AXR2, (M14 | PIN_INPUT)},	/* mcasp1_axr2.gpio5_4 */
429*443b0df3SLokesh Vutla 	{MCASP1_AXR3, (M14 | PIN_INPUT)},	/* mcasp1_axr3.gpio5_5 */
430*443b0df3SLokesh Vutla 	{MCASP1_AXR4, (M14 | PIN_OUTPUT)},	/* mcasp1_axr4.gpio5_6 */
431*443b0df3SLokesh Vutla 	{MCASP1_AXR5, (M14 | PIN_OUTPUT)},	/* mcasp1_axr5.gpio5_7 */
432*443b0df3SLokesh Vutla 	{MCASP1_AXR6, (M14 | PIN_OUTPUT)},	/* mcasp1_axr6.gpio5_8 */
433*443b0df3SLokesh Vutla 	{MCASP1_AXR7, (M14 | PIN_OUTPUT)},	/* mcasp1_axr7.gpio5_9 */
434*443b0df3SLokesh Vutla 	{MCASP1_AXR8, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr8.pr2_mii0_txen */
435*443b0df3SLokesh Vutla 	{MCASP1_AXR9, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr9.pr2_mii0_txd3 */
436*443b0df3SLokesh Vutla 	{MCASP1_AXR10, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr10.pr2_mii0_txd2 */
437*443b0df3SLokesh Vutla 	{MCASP1_AXR11, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr11.pr2_mii0_txd1 */
438*443b0df3SLokesh Vutla 	{MCASP1_AXR12, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr12.pr2_mii0_txd0 */
439*443b0df3SLokesh Vutla 	{MCASP1_AXR13, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr13.pr2_mii_mr0_clk */
440*443b0df3SLokesh Vutla 	{MCASP1_AXR14, (M11 | PIN_INPUT_SLEW)},	/* mcasp1_axr14.pr2_mii0_rxdv */
441*443b0df3SLokesh Vutla 	{MCASP1_AXR15, (M11 | PIN_INPUT_SLEW)},	/* mcasp1_axr15.pr2_mii0_rxd3 */
442*443b0df3SLokesh Vutla 	{MCASP2_ACLKX, (M11 | PIN_INPUT_PULLDOWN)},	/* mcasp2_aclkx.pr2_mii0_rxd2 */
443*443b0df3SLokesh Vutla 	{MCASP2_FSX, (M11 | PIN_INPUT_SLEW)},	/* mcasp2_fsx.pr2_mii0_rxd1 */
444*443b0df3SLokesh Vutla 	{MCASP2_AXR2, (M11 | PIN_INPUT_SLEW)},	/* mcasp2_axr2.pr2_mii0_rxd0 */
445*443b0df3SLokesh Vutla 	{MCASP2_AXR3, (M11 | PIN_INPUT_SLEW)},	/* mcasp2_axr3.pr2_mii0_rxlink */
446*443b0df3SLokesh Vutla 	{MCASP2_AXR4, (M14 | PIN_INPUT)},	/* mcasp2_axr4.gpio1_4 */
447*443b0df3SLokesh Vutla 	{MCASP2_AXR5, (M14 | PIN_OUTPUT)},	/* mcasp2_axr5.gpio6_7 */
448*443b0df3SLokesh Vutla 	{MCASP2_AXR6, (M14 | PIN_OUTPUT)},	/* mcasp2_axr6.gpio2_29 */
449*443b0df3SLokesh Vutla 	{MCASP2_AXR7, (M14 | PIN_INPUT)},	/* mcasp2_axr7.gpio1_5 */
450*443b0df3SLokesh Vutla 	{MCASP3_ACLKX, (M11 | PIN_INPUT_PULLDOWN)},	/* mcasp3_aclkx.pr2_mii0_crs */
451*443b0df3SLokesh Vutla 	{MCASP3_FSX, (M11 | PIN_INPUT_SLEW)},	/* mcasp3_fsx.pr2_mii0_col */
452*443b0df3SLokesh Vutla 	{MCASP3_AXR0, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp3_axr0.pr2_mii1_rxer */
453*443b0df3SLokesh Vutla 	{MCASP3_AXR1, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp3_axr1.pr2_mii1_rxlink */
454*443b0df3SLokesh Vutla 	{MCASP4_ACLKX, (M2 | PIN_INPUT)},	/* mcasp4_aclkx.spi3_sclk */
455*443b0df3SLokesh Vutla 	{MCASP4_FSX, (M2 | PIN_INPUT)},	/* mcasp4_fsx.spi3_d1 */
456*443b0df3SLokesh Vutla 	{MCASP4_AXR1, (M2 | PIN_INPUT_PULLUP)},	/* mcasp4_axr1.spi3_cs0 */
457*443b0df3SLokesh Vutla 	{MCASP5_ACLKX, (M13 | PIN_OUTPUT | MANUAL_MODE)},	/* mcasp5_aclkx.pr2_pru1_gpo1 */
458*443b0df3SLokesh Vutla 	{MCASP5_FSX, (M12 | PIN_INPUT | MANUAL_MODE)},	/* mcasp5_fsx.pr2_pru1_gpi2 */
459*443b0df3SLokesh Vutla 	{MMC1_CLK, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_clk.mmc1_clk */
460*443b0df3SLokesh Vutla 	{MMC1_CMD, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_cmd.mmc1_cmd */
461*443b0df3SLokesh Vutla 	{MMC1_DAT0, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat0.mmc1_dat0 */
462*443b0df3SLokesh Vutla 	{MMC1_DAT1, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat1.mmc1_dat1 */
463*443b0df3SLokesh Vutla 	{MMC1_DAT2, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat2.mmc1_dat2 */
464*443b0df3SLokesh Vutla 	{MMC1_DAT3, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat3.mmc1_dat3 */
465*443b0df3SLokesh Vutla 	{MMC1_SDCD, (M14 | PIN_INPUT | SLEWCONTROL)},	/* mmc1_sdcd.gpio6_27 */
466*443b0df3SLokesh Vutla 	{MMC1_SDWP, (M14 | PIN_INPUT | SLEWCONTROL)},	/* mmc1_sdwp.gpio6_28 */
467*443b0df3SLokesh Vutla 	{GPIO6_10, (M11 | PIN_INPUT_PULLUP)},	/* gpio6_10.pr2_mii_mt1_clk */
468*443b0df3SLokesh Vutla 	{GPIO6_11, (M11 | PIN_OUTPUT_PULLUP)},	/* gpio6_11.pr2_mii1_txen */
469*443b0df3SLokesh Vutla 	{MMC3_CLK, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_clk.pr2_mii1_txd3 */
470*443b0df3SLokesh Vutla 	{MMC3_CMD, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_cmd.pr2_mii1_txd2 */
471*443b0df3SLokesh Vutla 	{MMC3_DAT0, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_dat0.pr2_mii1_txd1 */
472*443b0df3SLokesh Vutla 	{MMC3_DAT1, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_dat1.pr2_mii1_txd0 */
473*443b0df3SLokesh Vutla 	{MMC3_DAT2, (M11 | PIN_INPUT_PULLUP)},	/* mmc3_dat2.pr2_mii_mr1_clk */
474*443b0df3SLokesh Vutla 	{MMC3_DAT3, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat3.pr2_mii1_rxdv */
475*443b0df3SLokesh Vutla 	{MMC3_DAT4, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat4.pr2_mii1_rxd3 */
476*443b0df3SLokesh Vutla 	{MMC3_DAT5, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat5.pr2_mii1_rxd2 */
477*443b0df3SLokesh Vutla 	{MMC3_DAT6, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat6.pr2_mii1_rxd1 */
478*443b0df3SLokesh Vutla 	{MMC3_DAT7, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat7.pr2_mii1_rxd0 */
479*443b0df3SLokesh Vutla 	{SPI1_SCLK, (M14 | PIN_OUTPUT)},	/* spi1_sclk.gpio7_7 */
480*443b0df3SLokesh Vutla 	{SPI1_D1, (M14 | PIN_OUTPUT)},	/* spi1_d1.gpio7_8 */
481*443b0df3SLokesh Vutla 	{SPI1_D0, (M14 | PIN_OUTPUT)},	/* spi1_d0.gpio7_9 */
482*443b0df3SLokesh Vutla 	{SPI1_CS0, (M14 | PIN_OUTPUT)},	/* spi1_cs0.gpio7_10 */
483*443b0df3SLokesh Vutla 	{SPI1_CS1, (M14 | PIN_OUTPUT)},	/* spi1_cs1.gpio7_11 */
484*443b0df3SLokesh Vutla 	{SPI1_CS2, (M14 | PIN_INPUT_SLEW)},	/* spi1_cs2.gpio7_12 */
485*443b0df3SLokesh Vutla 	{SPI1_CS3, (M6 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* spi1_cs3.hdmi1_cec */
486*443b0df3SLokesh Vutla 	{SPI2_SCLK, (M0 | PIN_INPUT)},	/* spi2_sclk.spi2_sclk */
487*443b0df3SLokesh Vutla 	{SPI2_D1, (M0 | PIN_INPUT | SLEWCONTROL)},	/* spi2_d1.spi2_d1 */
488*443b0df3SLokesh Vutla 	{SPI2_D0, (M0 | PIN_INPUT | SLEWCONTROL)},	/* spi2_d0.spi2_d0 */
489*443b0df3SLokesh Vutla 	{SPI2_CS0, (M0 | PIN_INPUT | SLEWCONTROL)},	/* spi2_cs0.spi2_cs0 */
490*443b0df3SLokesh Vutla 	{DCAN1_TX, (M15 | PULL_UP)},	/* dcan1_tx.safe for dcan1_tx */
491*443b0df3SLokesh Vutla 	{DCAN1_RX, (M15 | PULL_UP)},	/* dcan1_rx.safe for dcan1_rx */
492*443b0df3SLokesh Vutla 	{UART1_RXD, (M14 | PIN_OUTPUT | SLEWCONTROL)},	/* uart1_rxd.gpio7_22 */
493*443b0df3SLokesh Vutla 	{UART1_TXD, (M14 | PIN_OUTPUT | SLEWCONTROL)},	/* uart1_txd.gpio7_23 */
494*443b0df3SLokesh Vutla 	{UART2_RXD, (M4 | PIN_INPUT)},	/* uart2_rxd.uart2_rxd */
495*443b0df3SLokesh Vutla 	{UART2_TXD, (M0 | PIN_OUTPUT)},	/* uart2_txd.uart2_txd */
496*443b0df3SLokesh Vutla 	{UART2_CTSN, (M2 | PIN_INPUT)},	/* uart2_ctsn.uart3_rxd */
497*443b0df3SLokesh Vutla 	{UART2_RTSN, (M1 | PIN_OUTPUT)},	/* uart2_rtsn.uart3_txd */
498*443b0df3SLokesh Vutla 	{I2C1_SDA, (M0 | PIN_INPUT)},	/* i2c1_sda.i2c1_sda */
499*443b0df3SLokesh Vutla 	{I2C1_SCL, (M0 | PIN_INPUT)},	/* i2c1_scl.i2c1_scl */
500*443b0df3SLokesh Vutla 	{I2C2_SDA, (M1 | PIN_INPUT)},	/* i2c2_sda.hdmi1_ddc_scl */
501*443b0df3SLokesh Vutla 	{I2C2_SCL, (M1 | PIN_INPUT)},	/* i2c2_scl.hdmi1_ddc_sda */
502*443b0df3SLokesh Vutla 	{WAKEUP0, (M0 | PIN_INPUT)},	/* Wakeup0.Wakeup0 */
503*443b0df3SLokesh Vutla 	{WAKEUP1, (M0 | PIN_INPUT)},	/* Wakeup1.Wakeup1 */
504*443b0df3SLokesh Vutla 	{WAKEUP2, (M0 | PIN_INPUT)},	/* Wakeup2.Wakeup2 */
505*443b0df3SLokesh Vutla 	{WAKEUP3, (M0 | PIN_INPUT)},	/* Wakeup3.Wakeup3 */
506*443b0df3SLokesh Vutla 	{ON_OFF, (M0 | PIN_OUTPUT)},	/* on_off.on_off */
507*443b0df3SLokesh Vutla 	{RTC_PORZ, (M0 | PIN_INPUT)},	/* rtc_porz.rtc_porz */
508*443b0df3SLokesh Vutla 	{TMS, (M0 | PIN_INPUT_PULLUP)},	/* tms.tms */
509*443b0df3SLokesh Vutla 	{TDI, (M0 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* tdi.tdi */
510*443b0df3SLokesh Vutla 	{TDO, (M0 | PIN_OUTPUT_PULLUP)},	/* tdo.tdo */
511*443b0df3SLokesh Vutla 	{TCLK, (M0 | PIN_INPUT_PULLUP)},	/* tclk.tclk */
512*443b0df3SLokesh Vutla 	{TRSTN, (M0 | PIN_INPUT_PULLDOWN)},	/* trstn.trstn */
513*443b0df3SLokesh Vutla 	{RTCK, (M0 | PIN_OUTPUT_PULLUP)},	/* rtck.rtck */
514*443b0df3SLokesh Vutla 	{EMU0, (M0 | PIN_INPUT_PULLUP)},	/* emu0.emu0 */
515*443b0df3SLokesh Vutla 	{EMU1, (M0 | PIN_INPUT_PULLUP)},	/* emu1.emu1 */
516*443b0df3SLokesh Vutla 	{RESETN, (M0 | PIN_INPUT)},	/* resetn.resetn */
517*443b0df3SLokesh Vutla 	{NMIN_DSP, (M0 | PIN_INPUT)},	/* nmin_dsp.nmin_dsp */
518*443b0df3SLokesh Vutla 	{RSTOUTN, (M0 | PIN_OUTPUT)},	/* rstoutn.rstoutn */
519*443b0df3SLokesh Vutla };
520*443b0df3SLokesh Vutla 
521c020d355SSteve Kipisz const struct pad_conf_entry core_padconf_array_essential_am572x_idk[] = {
522c887bef8SLokesh Vutla 	{GPMC_A0, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a0.vin4b_d0 */
523c887bef8SLokesh Vutla 	{GPMC_A1, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a1.vin4b_d1 */
524c887bef8SLokesh Vutla 	{GPMC_A2, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a2.vin4b_d2 */
525c887bef8SLokesh Vutla 	{GPMC_A3, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a3.vin4b_d3 */
526c887bef8SLokesh Vutla 	{GPMC_A4, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a4.vin4b_d4 */
527c887bef8SLokesh Vutla 	{GPMC_A5, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a5.vin4b_d5 */
528c887bef8SLokesh Vutla 	{GPMC_A6, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a6.vin4b_d6 */
529c887bef8SLokesh Vutla 	{GPMC_A7, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a7.vin4b_d7 */
530c887bef8SLokesh Vutla 	{GPMC_A8, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a8.vin4b_hsync1 */
531c887bef8SLokesh Vutla 	{GPMC_A9, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a9.vin4b_vsync1 */
532c887bef8SLokesh Vutla 	{GPMC_A10, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a10.vin4b_clk1 */
533c887bef8SLokesh Vutla 	{GPMC_A11, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a11.vin4b_de1 */
534c887bef8SLokesh Vutla 	{GPMC_A12, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a12.vin4b_fld1 */
535c887bef8SLokesh Vutla 	{GPMC_A13, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a13.qspi1_rtclk */
536c887bef8SLokesh Vutla 	{GPMC_A14, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a14.qspi1_d3 */
537c887bef8SLokesh Vutla 	{GPMC_A15, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a15.qspi1_d2 */
538c887bef8SLokesh Vutla 	{GPMC_A16, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a16.qspi1_d0 */
539c887bef8SLokesh Vutla 	{GPMC_A17, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a17.qspi1_d1 */
540c887bef8SLokesh Vutla 	{GPMC_A18, (M1 | PIN_OUTPUT | MANUAL_MODE)},	/* gpmc_a18.qspi1_sclk */
541e79d2dc7SLokesh Vutla 	{GPMC_A19, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a19.mmc2_dat4 */
542e79d2dc7SLokesh Vutla 	{GPMC_A20, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a20.mmc2_dat5 */
543e79d2dc7SLokesh Vutla 	{GPMC_A21, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a21.mmc2_dat6 */
544e79d2dc7SLokesh Vutla 	{GPMC_A22, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a22.mmc2_dat7 */
545c020d355SSteve Kipisz 	{GPMC_A23, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a23.mmc2_clk */
546e79d2dc7SLokesh Vutla 	{GPMC_A24, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a24.mmc2_dat0 */
547e79d2dc7SLokesh Vutla 	{GPMC_A25, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a25.mmc2_dat1 */
548e79d2dc7SLokesh Vutla 	{GPMC_A26, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a26.mmc2_dat2 */
549e79d2dc7SLokesh Vutla 	{GPMC_A27, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a27.mmc2_dat3 */
550e79d2dc7SLokesh Vutla 	{GPMC_CS1, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_cs1.mmc2_cmd */
551c887bef8SLokesh Vutla 	{GPMC_CS2, (M1 | PIN_OUTPUT | MANUAL_MODE)},	/* gpmc_cs2.qspi1_cs0 */
552c887bef8SLokesh Vutla 	{VIN1A_D5, (M14 | PIN_OUTPUT)},	/* vin1a_d5.gpio3_9 */
553c887bef8SLokesh Vutla 	{VIN1A_D6, (M14 | PIN_OUTPUT)},	/* vin1a_d6.gpio3_10 */
554c887bef8SLokesh Vutla 	{VIN1A_D7, (M14 | PIN_OUTPUT)},	/* vin1a_d7.gpio3_11 */
555c887bef8SLokesh Vutla 	{VIN1A_D8, (M14 | PIN_OUTPUT)},	/* vin1a_d8.gpio3_12 */
556c020d355SSteve Kipisz 	{VIN1A_D10, (M14 | PIN_INPUT_PULLDOWN)},	/* vin1a_d10.gpio3_14 */
557c887bef8SLokesh Vutla 	{VIN1A_D12, (M14 | PIN_INPUT)},	/* vin1a_d12.gpio3_16 */
558c887bef8SLokesh Vutla 	{VIN1A_D13, (M14 | PIN_OUTPUT)},	/* vin1a_d13.gpio3_17 */
559c887bef8SLokesh Vutla 	{VIN1A_D14, (M14 | PIN_OUTPUT)},	/* vin1a_d14.gpio3_18 */
560c887bef8SLokesh Vutla 	{VIN1A_D15, (M14 | PIN_OUTPUT)},	/* vin1a_d15.gpio3_19 */
561c887bef8SLokesh Vutla 	{VIN1A_D17, (M14 | PIN_OUTPUT)},	/* vin1a_d17.gpio3_21 */
562c887bef8SLokesh Vutla 	{VIN1A_D18, (M14 | PIN_OUTPUT_PULLDOWN)},	/* vin1a_d18.gpio3_22 */
563c887bef8SLokesh Vutla 	{VIN1A_D19, (M14 | PIN_OUTPUT_PULLUP)},	/* vin1a_d19.gpio3_23 */
564c887bef8SLokesh Vutla 	{VIN1A_D22, (M14 | PIN_INPUT)},	/* vin1a_d22.gpio3_26 */
565c020d355SSteve Kipisz 	{VIN2A_CLK0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_clk0.gpio3_28 */
566c020d355SSteve Kipisz 	{VIN2A_DE0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_de0.gpio3_29 */
567c020d355SSteve Kipisz 	{VIN2A_FLD0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_fld0.gpio3_30 */
568c020d355SSteve Kipisz 	{VIN2A_HSYNC0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_hsync0.gpio3_31 */
569c887bef8SLokesh Vutla 	{VIN2A_VSYNC0, (M14 | PIN_INPUT)},	/* vin2a_vsync0.gpio4_0 */
570c887bef8SLokesh Vutla 	{VIN2A_D0, (M11 | PIN_INPUT)},	/* vin2a_d0.pr1_uart0_rxd */
571c887bef8SLokesh Vutla 	{VIN2A_D1, (M11 | PIN_OUTPUT)},	/* vin2a_d1.pr1_uart0_txd */
572c887bef8SLokesh Vutla 	{VIN2A_D2, (M10 | PIN_OUTPUT)},	/* vin2a_d2.eCAP1_in_PWM1_out */
573c887bef8SLokesh Vutla 	{VIN2A_D3, (M11 | PIN_INPUT_PULLDOWN)},	/* vin2a_d3.pr1_edc_latch0_in */
574c887bef8SLokesh Vutla 	{VIN2A_D4, (M11 | PIN_OUTPUT)},	/* vin2a_d4.pr1_edc_sync0_out */
575c887bef8SLokesh Vutla 	{VIN2A_D5, (M13 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d5.pr1_pru1_gpo2 */
576c887bef8SLokesh Vutla 	{VIN2A_D10, (M11 | PIN_OUTPUT_PULLDOWN)},	/* vin2a_d10.pr1_mdio_mdclk */
577c887bef8SLokesh Vutla 	{VIN2A_D11, (M11 | PIN_INPUT)},	/* vin2a_d11.pr1_mdio_data */
578c887bef8SLokesh Vutla 	{VIN2A_D12, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d12.rgmii1_txc */
579c887bef8SLokesh Vutla 	{VIN2A_D13, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d13.rgmii1_txctl */
580c887bef8SLokesh Vutla 	{VIN2A_D14, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d14.rgmii1_txd3 */
581c887bef8SLokesh Vutla 	{VIN2A_D15, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d15.rgmii1_txd2 */
582c887bef8SLokesh Vutla 	{VIN2A_D16, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d16.rgmii1_txd1 */
583c887bef8SLokesh Vutla 	{VIN2A_D17, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d17.rgmii1_txd0 */
584c020d355SSteve Kipisz 	{VIN2A_D18, (M3 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d18.rgmii1_rxc */
585c887bef8SLokesh Vutla 	{VIN2A_D19, (M3 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d19.rgmii1_rxctl */
586c020d355SSteve Kipisz 	{VIN2A_D20, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d20.rgmii1_rxd3 */
587c020d355SSteve Kipisz 	{VIN2A_D21, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d21.rgmii1_rxd2 */
588c020d355SSteve Kipisz 	{VIN2A_D22, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d22.rgmii1_rxd1 */
589c020d355SSteve Kipisz 	{VIN2A_D23, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d23.rgmii1_rxd0 */
590e79d2dc7SLokesh Vutla 	{VOUT1_CLK, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_clk.vout1_clk */
591e79d2dc7SLokesh Vutla 	{VOUT1_DE, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_de.vout1_de */
592c887bef8SLokesh Vutla 	{VOUT1_FLD, (M14 | PIN_OUTPUT)},	/* vout1_fld.gpio4_21 */
593e79d2dc7SLokesh Vutla 	{VOUT1_HSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_hsync.vout1_hsync */
594e79d2dc7SLokesh Vutla 	{VOUT1_VSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_vsync.vout1_vsync */
595e79d2dc7SLokesh Vutla 	{VOUT1_D0, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d0.vout1_d0 */
596e79d2dc7SLokesh Vutla 	{VOUT1_D1, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d1.vout1_d1 */
597e79d2dc7SLokesh Vutla 	{VOUT1_D2, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d2.vout1_d2 */
598e79d2dc7SLokesh Vutla 	{VOUT1_D3, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d3.vout1_d3 */
599e79d2dc7SLokesh Vutla 	{VOUT1_D4, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d4.vout1_d4 */
600e79d2dc7SLokesh Vutla 	{VOUT1_D5, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d5.vout1_d5 */
601e79d2dc7SLokesh Vutla 	{VOUT1_D6, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d6.vout1_d6 */
602e79d2dc7SLokesh Vutla 	{VOUT1_D7, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d7.vout1_d7 */
603e79d2dc7SLokesh Vutla 	{VOUT1_D8, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d8.vout1_d8 */
604e79d2dc7SLokesh Vutla 	{VOUT1_D9, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d9.vout1_d9 */
605e79d2dc7SLokesh Vutla 	{VOUT1_D10, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d10.vout1_d10 */
606e79d2dc7SLokesh Vutla 	{VOUT1_D11, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d11.vout1_d11 */
607e79d2dc7SLokesh Vutla 	{VOUT1_D12, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d12.vout1_d12 */
608e79d2dc7SLokesh Vutla 	{VOUT1_D13, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d13.vout1_d13 */
609e79d2dc7SLokesh Vutla 	{VOUT1_D14, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d14.vout1_d14 */
610e79d2dc7SLokesh Vutla 	{VOUT1_D15, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d15.vout1_d15 */
611e79d2dc7SLokesh Vutla 	{VOUT1_D16, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d16.vout1_d16 */
612e79d2dc7SLokesh Vutla 	{VOUT1_D17, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d17.vout1_d17 */
613e79d2dc7SLokesh Vutla 	{VOUT1_D18, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d18.vout1_d18 */
614e79d2dc7SLokesh Vutla 	{VOUT1_D19, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d19.vout1_d19 */
615e79d2dc7SLokesh Vutla 	{VOUT1_D20, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d20.vout1_d20 */
616e79d2dc7SLokesh Vutla 	{VOUT1_D21, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d21.vout1_d21 */
617e79d2dc7SLokesh Vutla 	{VOUT1_D22, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d22.vout1_d22 */
618e79d2dc7SLokesh Vutla 	{VOUT1_D23, (M0 | PIN_OUTPUT | SLEWCONTROL | MANUAL_MODE)},	/* vout1_d23.vout1_d23 */
619e79d2dc7SLokesh Vutla 	{MDIO_MCLK, (M0 | PIN_INPUT_SLEW)},	/* mdio_mclk.mdio_mclk */
620e79d2dc7SLokesh Vutla 	{MDIO_D, (M0 | PIN_INPUT | SLEWCONTROL)},	/* mdio_d.mdio_d */
621c887bef8SLokesh Vutla 	{RGMII0_TXC, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txc.rgmii0_txc */
622c887bef8SLokesh Vutla 	{RGMII0_TXCTL, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txctl.rgmii0_txctl */
623c887bef8SLokesh Vutla 	{RGMII0_TXD3, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd3.rgmii0_txd3 */
624c887bef8SLokesh Vutla 	{RGMII0_TXD2, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd2.rgmii0_txd2 */
625c887bef8SLokesh Vutla 	{RGMII0_TXD1, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd1.rgmii0_txd1 */
626c887bef8SLokesh Vutla 	{RGMII0_TXD0, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd0.rgmii0_txd0 */
627c020d355SSteve Kipisz 	{RGMII0_RXC, (M0 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_rxc.rgmii0_rxc */
628c020d355SSteve Kipisz 	{RGMII0_RXCTL, (M0 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_rxctl.rgmii0_rxctl */
629c020d355SSteve Kipisz 	{RGMII0_RXD3, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd3.rgmii0_rxd3 */
630c020d355SSteve Kipisz 	{RGMII0_RXD2, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd2.rgmii0_rxd2 */
631c020d355SSteve Kipisz 	{RGMII0_RXD1, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd1.rgmii0_rxd1 */
632c020d355SSteve Kipisz 	{RGMII0_RXD0, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd0.rgmii0_rxd0 */
633e79d2dc7SLokesh Vutla 	{USB1_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* usb1_drvvbus.usb1_drvvbus */
634e79d2dc7SLokesh Vutla 	{USB2_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* usb2_drvvbus.usb2_drvvbus */
635c887bef8SLokesh Vutla 	{GPIO6_14, (M0 | PIN_OUTPUT)},	/* gpio6_14.gpio6_14 */
636c887bef8SLokesh Vutla 	{GPIO6_15, (M0 | PIN_OUTPUT)},	/* gpio6_15.gpio6_15 */
637c887bef8SLokesh Vutla 	{GPIO6_16, (M0 | PIN_INPUT_PULLUP)},	/* gpio6_16.gpio6_16 */
638c020d355SSteve Kipisz 	{XREF_CLK0, (M11 | PIN_INPUT_PULLDOWN)},	/* xref_clk0.pr2_mii1_col */
639c020d355SSteve Kipisz 	{XREF_CLK1, (M11 | PIN_INPUT_PULLDOWN)},	/* xref_clk1.pr2_mii1_crs */
640c887bef8SLokesh Vutla 	{XREF_CLK2, (M14 | PIN_OUTPUT)},	/* xref_clk2.gpio6_19 */
641c887bef8SLokesh Vutla 	{XREF_CLK3, (M9 | PIN_OUTPUT_PULLDOWN)},	/* xref_clk3.clkout3 */
642c887bef8SLokesh Vutla 	{MCASP1_ACLKX, (M11 | PIN_OUTPUT_PULLDOWN)},	/* mcasp1_aclkx.pr2_mdio_mdclk */
643e79d2dc7SLokesh Vutla 	{MCASP1_FSX, (M11 | PIN_INPUT | SLEWCONTROL)},	/* mcasp1_fsx.pr2_mdio_data */
644c887bef8SLokesh Vutla 	{MCASP1_ACLKR, (M14 | PIN_INPUT)},	/* mcasp1_aclkr.gpio5_0 */
645c887bef8SLokesh Vutla 	{MCASP1_FSR, (M14 | PIN_INPUT)},	/* mcasp1_fsr.gpio5_1 */
646e79d2dc7SLokesh Vutla 	{MCASP1_AXR0, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr0.pr2_mii0_rxer */
647e79d2dc7SLokesh Vutla 	{MCASP1_AXR1, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr1.pr2_mii_mt0_clk */
648c887bef8SLokesh Vutla 	{MCASP1_AXR2, (M14 | PIN_INPUT)},	/* mcasp1_axr2.gpio5_4 */
649c887bef8SLokesh Vutla 	{MCASP1_AXR3, (M14 | PIN_INPUT)},	/* mcasp1_axr3.gpio5_5 */
650c887bef8SLokesh Vutla 	{MCASP1_AXR4, (M14 | PIN_OUTPUT)},	/* mcasp1_axr4.gpio5_6 */
651c887bef8SLokesh Vutla 	{MCASP1_AXR5, (M14 | PIN_OUTPUT)},	/* mcasp1_axr5.gpio5_7 */
652c887bef8SLokesh Vutla 	{MCASP1_AXR6, (M14 | PIN_OUTPUT)},	/* mcasp1_axr6.gpio5_8 */
653c887bef8SLokesh Vutla 	{MCASP1_AXR7, (M14 | PIN_OUTPUT)},	/* mcasp1_axr7.gpio5_9 */
654e79d2dc7SLokesh Vutla 	{MCASP1_AXR8, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr8.pr2_mii0_txen */
655e79d2dc7SLokesh Vutla 	{MCASP1_AXR9, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr9.pr2_mii0_txd3 */
656e79d2dc7SLokesh Vutla 	{MCASP1_AXR10, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr10.pr2_mii0_txd2 */
657e79d2dc7SLokesh Vutla 	{MCASP1_AXR11, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr11.pr2_mii0_txd1 */
658e79d2dc7SLokesh Vutla 	{MCASP1_AXR12, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr12.pr2_mii0_txd0 */
659e79d2dc7SLokesh Vutla 	{MCASP1_AXR13, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr13.pr2_mii_mr0_clk */
660e79d2dc7SLokesh Vutla 	{MCASP1_AXR14, (M11 | PIN_INPUT_SLEW)},	/* mcasp1_axr14.pr2_mii0_rxdv */
661e79d2dc7SLokesh Vutla 	{MCASP1_AXR15, (M11 | PIN_INPUT_SLEW)},	/* mcasp1_axr15.pr2_mii0_rxd3 */
662c887bef8SLokesh Vutla 	{MCASP2_ACLKX, (M11 | PIN_INPUT_PULLDOWN)},	/* mcasp2_aclkx.pr2_mii0_rxd2 */
663e79d2dc7SLokesh Vutla 	{MCASP2_FSX, (M11 | PIN_INPUT_SLEW)},	/* mcasp2_fsx.pr2_mii0_rxd1 */
664e79d2dc7SLokesh Vutla 	{MCASP2_AXR2, (M11 | PIN_INPUT_SLEW)},	/* mcasp2_axr2.pr2_mii0_rxd0 */
665e79d2dc7SLokesh Vutla 	{MCASP2_AXR3, (M11 | PIN_INPUT_SLEW)},	/* mcasp2_axr3.pr2_mii0_rxlink */
666c887bef8SLokesh Vutla 	{MCASP2_AXR4, (M14 | PIN_OUTPUT)},	/* mcasp2_axr4.gpio1_4 */
667c887bef8SLokesh Vutla 	{MCASP2_AXR5, (M14 | PIN_OUTPUT)},	/* mcasp2_axr5.gpio6_7 */
668c887bef8SLokesh Vutla 	{MCASP2_AXR6, (M14 | PIN_OUTPUT)},	/* mcasp2_axr6.gpio2_29 */
669c887bef8SLokesh Vutla 	{MCASP2_AXR7, (M14 | PIN_OUTPUT)},	/* mcasp2_axr7.gpio1_5 */
670c020d355SSteve Kipisz 	{MCASP3_ACLKX, (M11 | PIN_INPUT_PULLDOWN)},	/* mcasp3_aclkx.pr2_mii0_crs */
671e79d2dc7SLokesh Vutla 	{MCASP3_FSX, (M11 | PIN_INPUT_SLEW)},	/* mcasp3_fsx.pr2_mii0_col */
672e79d2dc7SLokesh Vutla 	{MCASP3_AXR0, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp3_axr0.pr2_mii1_rxer */
673e79d2dc7SLokesh Vutla 	{MCASP3_AXR1, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp3_axr1.pr2_mii1_rxlink */
674c887bef8SLokesh Vutla 	{MCASP4_ACLKX, (M2 | PIN_INPUT)},	/* mcasp4_aclkx.spi3_sclk */
675c887bef8SLokesh Vutla 	{MCASP4_FSX, (M2 | PIN_INPUT)},	/* mcasp4_fsx.spi3_d1 */
676e79d2dc7SLokesh Vutla 	{MCASP4_AXR1, (M2 | PIN_INPUT_PULLUP)},	/* mcasp4_axr1.spi3_cs0 */
677c887bef8SLokesh Vutla 	{MCASP5_ACLKX, (M13 | PIN_OUTPUT | MANUAL_MODE)},	/* mcasp5_aclkx.pr2_pru1_gpo1 */
678c887bef8SLokesh Vutla 	{MCASP5_FSX, (M12 | PIN_INPUT | MANUAL_MODE)},	/* mcasp5_fsx.pr2_pru1_gpi2 */
679c887bef8SLokesh Vutla 	{MMC1_CLK, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_clk.mmc1_clk */
680e79d2dc7SLokesh Vutla 	{MMC1_CMD, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_cmd.mmc1_cmd */
681e79d2dc7SLokesh Vutla 	{MMC1_DAT0, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat0.mmc1_dat0 */
682e79d2dc7SLokesh Vutla 	{MMC1_DAT1, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat1.mmc1_dat1 */
683e79d2dc7SLokesh Vutla 	{MMC1_DAT2, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat2.mmc1_dat2 */
684e79d2dc7SLokesh Vutla 	{MMC1_DAT3, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat3.mmc1_dat3 */
685e79d2dc7SLokesh Vutla 	{MMC1_SDCD, (M14 | PIN_INPUT | SLEWCONTROL)},	/* mmc1_sdcd.gpio6_27 */
686e79d2dc7SLokesh Vutla 	{MMC1_SDWP, (M14 | PIN_INPUT | SLEWCONTROL)},	/* mmc1_sdwp.gpio6_28 */
687c020d355SSteve Kipisz 	{GPIO6_10, (M11 | PIN_INPUT_PULLUP)},	/* gpio6_10.pr2_mii_mt1_clk */
688c887bef8SLokesh Vutla 	{GPIO6_11, (M11 | PIN_OUTPUT_PULLUP)},	/* gpio6_11.pr2_mii1_txen */
689c887bef8SLokesh Vutla 	{MMC3_CLK, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_clk.pr2_mii1_txd3 */
690c887bef8SLokesh Vutla 	{MMC3_CMD, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_cmd.pr2_mii1_txd2 */
691c887bef8SLokesh Vutla 	{MMC3_DAT0, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_dat0.pr2_mii1_txd1 */
692c887bef8SLokesh Vutla 	{MMC3_DAT1, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_dat1.pr2_mii1_txd0 */
693c020d355SSteve Kipisz 	{MMC3_DAT2, (M11 | PIN_INPUT_PULLUP)},	/* mmc3_dat2.pr2_mii_mr1_clk */
694c020d355SSteve Kipisz 	{MMC3_DAT3, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat3.pr2_mii1_rxdv */
695c020d355SSteve Kipisz 	{MMC3_DAT4, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat4.pr2_mii1_rxd3 */
696c020d355SSteve Kipisz 	{MMC3_DAT5, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat5.pr2_mii1_rxd2 */
697c020d355SSteve Kipisz 	{MMC3_DAT6, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat6.pr2_mii1_rxd1 */
698c020d355SSteve Kipisz 	{MMC3_DAT7, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat7.pr2_mii1_rxd0 */
699c887bef8SLokesh Vutla 	{SPI1_SCLK, (M14 | PIN_OUTPUT)},	/* spi1_sclk.gpio7_7 */
700c887bef8SLokesh Vutla 	{SPI1_D1, (M14 | PIN_OUTPUT)},	/* spi1_d1.gpio7_8 */
701c887bef8SLokesh Vutla 	{SPI1_D0, (M14 | PIN_OUTPUT)},	/* spi1_d0.gpio7_9 */
702c020d355SSteve Kipisz 	{SPI1_CS0, (M14 | PIN_OUTPUT)},	/* spi1_cs0.gpio7_10 */
703c887bef8SLokesh Vutla 	{SPI1_CS1, (M14 | PIN_OUTPUT)},	/* spi1_cs1.gpio7_11 */
704e79d2dc7SLokesh Vutla 	{SPI1_CS2, (M14 | PIN_INPUT_SLEW)},	/* spi1_cs2.gpio7_12 */
705e79d2dc7SLokesh Vutla 	{SPI1_CS3, (M6 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* spi1_cs3.hdmi1_cec */
706e79d2dc7SLokesh Vutla 	{SPI2_SCLK, (M0 | PIN_INPUT)},	/* spi2_sclk.spi2_sclk */
707e79d2dc7SLokesh Vutla 	{SPI2_D1, (M0 | PIN_INPUT | SLEWCONTROL)},	/* spi2_d1.spi2_d1 */
708e79d2dc7SLokesh Vutla 	{SPI2_D0, (M0 | PIN_INPUT | SLEWCONTROL)},	/* spi2_d0.spi2_d0 */
709e79d2dc7SLokesh Vutla 	{SPI2_CS0, (M0 | PIN_INPUT | SLEWCONTROL)},	/* spi2_cs0.spi2_cs0 */
710c887bef8SLokesh Vutla 	{DCAN1_TX, (M15 | PULL_UP)},	/* dcan1_tx.safe for dcan1_tx */
711c887bef8SLokesh Vutla 	{DCAN1_RX, (M15 | PULL_UP)},	/* dcan1_rx.safe for dcan1_rx */
712e79d2dc7SLokesh Vutla 	{UART1_RXD, (M14 | PIN_OUTPUT | SLEWCONTROL)},	/* uart1_rxd.gpio7_22 */
713e79d2dc7SLokesh Vutla 	{UART1_TXD, (M14 | PIN_OUTPUT | SLEWCONTROL)},	/* uart1_txd.gpio7_23 */
714c887bef8SLokesh Vutla 	{UART2_RXD, (M4 | PIN_INPUT)},	/* uart2_rxd.uart2_rxd */
715c887bef8SLokesh Vutla 	{UART2_TXD, (M0 | PIN_OUTPUT)},	/* uart2_txd.uart2_txd */
716c887bef8SLokesh Vutla 	{UART2_CTSN, (M2 | PIN_INPUT)},	/* uart2_ctsn.uart3_rxd */
717c887bef8SLokesh Vutla 	{UART2_RTSN, (M1 | PIN_OUTPUT)},	/* uart2_rtsn.uart3_txd */
718c887bef8SLokesh Vutla 	{I2C1_SDA, (M0 | PIN_INPUT)},	/* i2c1_sda.i2c1_sda */
719c887bef8SLokesh Vutla 	{I2C1_SCL, (M0 | PIN_INPUT)},	/* i2c1_scl.i2c1_scl */
720c020d355SSteve Kipisz 	{I2C2_SDA, (M1 | PIN_INPUT)},	/* i2c2_sda.hdmi1_ddc_scl */
721c020d355SSteve Kipisz 	{I2C2_SCL, (M1 | PIN_INPUT)},	/* i2c2_scl.hdmi1_ddc_sda */
722c887bef8SLokesh Vutla 	{WAKEUP0, (M0 | PIN_INPUT)},	/* Wakeup0.Wakeup0 */
723c887bef8SLokesh Vutla 	{WAKEUP1, (M0 | PIN_INPUT)},	/* Wakeup1.Wakeup1 */
724c887bef8SLokesh Vutla 	{WAKEUP2, (M0 | PIN_INPUT)},	/* Wakeup2.Wakeup2 */
725c887bef8SLokesh Vutla 	{WAKEUP3, (M0 | PIN_INPUT)},	/* Wakeup3.Wakeup3 */
726c887bef8SLokesh Vutla 	{ON_OFF, (M0 | PIN_OUTPUT)},	/* on_off.on_off */
727c887bef8SLokesh Vutla 	{RTC_PORZ, (M0 | PIN_INPUT)},	/* rtc_porz.rtc_porz */
728c020d355SSteve Kipisz 	{TMS, (M0 | PIN_INPUT_PULLUP)},	/* tms.tms */
729e79d2dc7SLokesh Vutla 	{TDI, (M0 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* tdi.tdi */
730c887bef8SLokesh Vutla 	{TDO, (M0 | PIN_OUTPUT_PULLUP)},	/* tdo.tdo */
731c020d355SSteve Kipisz 	{TCLK, (M0 | PIN_INPUT_PULLUP)},	/* tclk.tclk */
732c020d355SSteve Kipisz 	{TRSTN, (M0 | PIN_INPUT_PULLDOWN)},	/* trstn.trstn */
733c887bef8SLokesh Vutla 	{RTCK, (M0 | PIN_OUTPUT_PULLUP)},	/* rtck.rtck */
734c020d355SSteve Kipisz 	{EMU0, (M0 | PIN_INPUT_PULLUP)},	/* emu0.emu0 */
735c020d355SSteve Kipisz 	{EMU1, (M0 | PIN_INPUT_PULLUP)},	/* emu1.emu1 */
736c887bef8SLokesh Vutla 	{RESETN, (M0 | PIN_INPUT)},	/* resetn.resetn */
737e79d2dc7SLokesh Vutla 	{NMIN_DSP, (M0 | PIN_INPUT)},	/* nmin_dsp.nmin_dsp */
738c887bef8SLokesh Vutla 	{RSTOUTN, (M0 | PIN_OUTPUT)},	/* rstoutn.rstoutn */
739c020d355SSteve Kipisz };
740c020d355SSteve Kipisz 
7414d8397c6SSteve Kipisz const struct pad_conf_entry core_padconf_array_essential_am571x_idk[] = {
7422d7e9e9dSLokesh Vutla 	{GPMC_A0, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a0.vin1b_d0 */
7432d7e9e9dSLokesh Vutla 	{GPMC_A1, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a1.vin1b_d1 */
7442d7e9e9dSLokesh Vutla 	{GPMC_A2, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a2.vin1b_d2 */
7452d7e9e9dSLokesh Vutla 	{GPMC_A3, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a3.vin1b_d3 */
7462d7e9e9dSLokesh Vutla 	{GPMC_A4, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a4.vin1b_d4 */
7472d7e9e9dSLokesh Vutla 	{GPMC_A5, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a5.vin1b_d5 */
7482d7e9e9dSLokesh Vutla 	{GPMC_A6, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a6.vin1b_d6 */
7492d7e9e9dSLokesh Vutla 	{GPMC_A7, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a7.vin1b_d7 */
7502d7e9e9dSLokesh Vutla 	{GPMC_A8, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a8.vin1b_hsync1 */
7512d7e9e9dSLokesh Vutla 	{GPMC_A9, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a9.vin1b_vsync1 */
7522d7e9e9dSLokesh Vutla 	{GPMC_A10, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a10.vin1b_clk1 */
7532d7e9e9dSLokesh Vutla 	{GPMC_A11, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a11.vin1b_de1 */
7542d7e9e9dSLokesh Vutla 	{GPMC_A12, (M6 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a12.vin1b_fld1 */
7552d7e9e9dSLokesh Vutla 	{GPMC_A13, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a13.qspi1_rtclk */
7562d7e9e9dSLokesh Vutla 	{GPMC_A14, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a14.qspi1_d3 */
7572d7e9e9dSLokesh Vutla 	{GPMC_A15, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a15.qspi1_d2 */
7582d7e9e9dSLokesh Vutla 	{GPMC_A16, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a16.qspi1_d0 */
7592d7e9e9dSLokesh Vutla 	{GPMC_A17, (M1 | PIN_INPUT | MANUAL_MODE)},	/* gpmc_a17.qspi1_d1 */
7602d7e9e9dSLokesh Vutla 	{GPMC_A18, (M1 | PIN_OUTPUT | MANUAL_MODE)},	/* gpmc_a18.qspi1_sclk */
7614d8397c6SSteve Kipisz 	{GPMC_A19, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a19.mmc2_dat4 */
7624d8397c6SSteve Kipisz 	{GPMC_A20, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a20.mmc2_dat5 */
7634d8397c6SSteve Kipisz 	{GPMC_A21, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a21.mmc2_dat6 */
7644d8397c6SSteve Kipisz 	{GPMC_A22, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a22.mmc2_dat7 */
7654d8397c6SSteve Kipisz 	{GPMC_A23, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a23.mmc2_clk */
7664d8397c6SSteve Kipisz 	{GPMC_A24, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a24.mmc2_dat0 */
7674d8397c6SSteve Kipisz 	{GPMC_A25, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a25.mmc2_dat1 */
7684d8397c6SSteve Kipisz 	{GPMC_A26, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a26.mmc2_dat2 */
7694d8397c6SSteve Kipisz 	{GPMC_A27, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_a27.mmc2_dat3 */
7704d8397c6SSteve Kipisz 	{GPMC_CS1, (M1 | PIN_INPUT_PULLUP)},	/* gpmc_cs1.mmc2_cmd */
7712d7e9e9dSLokesh Vutla 	{GPMC_CS0, (M14 | PIN_OUTPUT)},	/* gpmc_cs0.gpio2_19 */
7722d7e9e9dSLokesh Vutla 	{GPMC_CS2, (M1 | PIN_OUTPUT | MANUAL_MODE)},	/* gpmc_cs2.qspi1_cs0 */
7732d7e9e9dSLokesh Vutla 	{GPMC_CS3, (M14 | PIN_OUTPUT)},	/* gpmc_cs3.gpio2_21 */
7742d7e9e9dSLokesh Vutla 	{GPMC_CLK, (M14 | PIN_INPUT)},	/* gpmc_clk.gpio2_22 */
7752d7e9e9dSLokesh Vutla 	{GPMC_ADVN_ALE, (M14 | PIN_OUTPUT)},	/* gpmc_advn_ale.gpio2_23 */
7762d7e9e9dSLokesh Vutla 	{GPMC_OEN_REN, (M14 | PIN_OUTPUT)},	/* gpmc_oen_ren.gpio2_24 */
7772d7e9e9dSLokesh Vutla 	{GPMC_WEN, (M14 | PIN_OUTPUT)},	/* gpmc_wen.gpio2_25 */
7782d7e9e9dSLokesh Vutla 	{GPMC_BEN0, (M14 | PIN_OUTPUT)},	/* gpmc_ben0.gpio2_26 */
7792d7e9e9dSLokesh Vutla 	{GPMC_BEN1, (M14 | PIN_OUTPUT)},	/* gpmc_ben1.gpio2_27 */
7802d7e9e9dSLokesh Vutla 	{GPMC_WAIT0, (M14 | PIN_OUTPUT | SLEWCONTROL)},	/* gpmc_wait0.gpio2_28 */
7814d8397c6SSteve Kipisz 	{VIN2A_CLK0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_clk0.gpio3_28 */
7824d8397c6SSteve Kipisz 	{VIN2A_DE0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_de0.gpio3_29 */
7834d8397c6SSteve Kipisz 	{VIN2A_FLD0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_fld0.gpio3_30 */
7844d8397c6SSteve Kipisz 	{VIN2A_HSYNC0, (M14 | PIN_INPUT_PULLUP)},	/* vin2a_hsync0.gpio3_31 */
7852d7e9e9dSLokesh Vutla 	{VIN2A_VSYNC0, (M14 | PIN_OUTPUT)},	/* vin2a_vsync0.gpio4_0 */
7862d7e9e9dSLokesh Vutla 	{VIN2A_D0, (M11 | PIN_INPUT)},	/* vin2a_d0.pr1_uart0_rxd */
7872d7e9e9dSLokesh Vutla 	{VIN2A_D1, (M11 | PIN_OUTPUT)},	/* vin2a_d1.pr1_uart0_txd */
7882d7e9e9dSLokesh Vutla 	{VIN2A_D2, (M10 | PIN_OUTPUT)},	/* vin2a_d2.eCAP1_in_PWM1_out */
7892d7e9e9dSLokesh Vutla 	{VIN2A_D10, (M11 | PIN_OUTPUT_PULLDOWN)},	/* vin2a_d10.pr1_mdio_mdclk */
7902d7e9e9dSLokesh Vutla 	{VIN2A_D11, (M11 | PIN_INPUT)},	/* vin2a_d11.pr1_mdio_data */
7912d7e9e9dSLokesh Vutla 	{VIN2A_D12, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d12.rgmii1_txc */
7922d7e9e9dSLokesh Vutla 	{VIN2A_D13, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d13.rgmii1_txctl */
7932d7e9e9dSLokesh Vutla 	{VIN2A_D14, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d14.rgmii1_txd3 */
7942d7e9e9dSLokesh Vutla 	{VIN2A_D15, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d15.rgmii1_txd2 */
7952d7e9e9dSLokesh Vutla 	{VIN2A_D16, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d16.rgmii1_txd1 */
7962d7e9e9dSLokesh Vutla 	{VIN2A_D17, (M3 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d17.rgmii1_txd0 */
7974d8397c6SSteve Kipisz 	{VIN2A_D18, (M3 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d18.rgmii1_rxc */
7982d7e9e9dSLokesh Vutla 	{VIN2A_D19, (M3 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d19.rgmii1_rxctl */
7994d8397c6SSteve Kipisz 	{VIN2A_D20, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d20.rgmii1_rxd3 */
8004d8397c6SSteve Kipisz 	{VIN2A_D21, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d21.rgmii1_rxd2 */
8014d8397c6SSteve Kipisz 	{VIN2A_D22, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d22.rgmii1_rxd1 */
8024d8397c6SSteve Kipisz 	{VIN2A_D23, (M3 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* vin2a_d23.rgmii1_rxd0 */
8032d7e9e9dSLokesh Vutla 	{VOUT1_FLD, (M14 | PIN_OUTPUT)},	/* vout1_fld.gpio4_21 */
8042d7e9e9dSLokesh Vutla 	{MDIO_MCLK, (M0 | PIN_OUTPUT_PULLDOWN | SLEWCONTROL)},	/* mdio_mclk.mdio_mclk */
8052d7e9e9dSLokesh Vutla 	{MDIO_D, (M0 | PIN_INPUT | SLEWCONTROL)},	/* mdio_d.mdio_d */
8062d7e9e9dSLokesh Vutla 	{UART3_RXD, (M14 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* uart3_rxd.gpio5_18 */
8072d7e9e9dSLokesh Vutla 	{UART3_TXD, (M14 | PIN_OUTPUT_PULLDOWN | SLEWCONTROL)},	/* uart3_txd.gpio5_19 */
8082d7e9e9dSLokesh Vutla 	{RGMII0_TXC, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txc.rgmii0_txc */
8092d7e9e9dSLokesh Vutla 	{RGMII0_TXCTL, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txctl.rgmii0_txctl */
8102d7e9e9dSLokesh Vutla 	{RGMII0_TXD3, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd3.rgmii0_txd3 */
8112d7e9e9dSLokesh Vutla 	{RGMII0_TXD2, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd2.rgmii0_txd2 */
8122d7e9e9dSLokesh Vutla 	{RGMII0_TXD1, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd1.rgmii0_txd1 */
8132d7e9e9dSLokesh Vutla 	{RGMII0_TXD0, (M0 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_txd0.rgmii0_txd0 */
8144d8397c6SSteve Kipisz 	{RGMII0_RXC, (M0 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_rxc.rgmii0_rxc */
8154d8397c6SSteve Kipisz 	{RGMII0_RXCTL, (M0 | PIN_INPUT_PULLDOWN | MANUAL_MODE)},	/* rgmii0_rxctl.rgmii0_rxctl */
8162d7e9e9dSLokesh Vutla 	{RGMII0_RXD3, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd3.rgmii0_rxd3 */
8172d7e9e9dSLokesh Vutla 	{RGMII0_RXD2, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd2.rgmii0_rxd2 */
8182d7e9e9dSLokesh Vutla 	{RGMII0_RXD1, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd1.rgmii0_rxd1 */
8192d7e9e9dSLokesh Vutla 	{RGMII0_RXD0, (M0 | PIN_INPUT_PULLUP | MANUAL_MODE)},	/* rgmii0_rxd0.rgmii0_rxd0 */
8202d7e9e9dSLokesh Vutla 	{USB1_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* usb1_drvvbus.usb1_drvvbus */
8212d7e9e9dSLokesh Vutla 	{USB2_DRVVBUS, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* usb2_drvvbus.usb2_drvvbus */
8222d7e9e9dSLokesh Vutla 	{GPIO6_14, (M0 | PIN_OUTPUT)},	/* gpio6_14.gpio6_14 */
8232d7e9e9dSLokesh Vutla 	{GPIO6_15, (M0 | PIN_OUTPUT)},	/* gpio6_15.gpio6_15 */
8242d7e9e9dSLokesh Vutla 	{GPIO6_16, (M0 | PIN_INPUT_PULLUP)},	/* gpio6_16.gpio6_16 */
8252d7e9e9dSLokesh Vutla 	{XREF_CLK0, (M11 | PIN_INPUT_PULLDOWN)},	/* xref_clk0.pr2_mii1_col */
8262d7e9e9dSLokesh Vutla 	{XREF_CLK1, (M11 | PIN_INPUT_PULLDOWN)},	/* xref_clk1.pr2_mii1_crs */
8272d7e9e9dSLokesh Vutla 	{XREF_CLK2, (M14 | PIN_OUTPUT)},	/* xref_clk2.gpio6_19 */
8282d7e9e9dSLokesh Vutla 	{XREF_CLK3, (M7 | PIN_INPUT)},	/* xref_clk3.hdq0 */
8292d7e9e9dSLokesh Vutla 	{MCASP1_ACLKX, (M11 | PIN_OUTPUT_PULLDOWN)},	/* mcasp1_aclkx.pr2_mdio_mdclk */
8302d7e9e9dSLokesh Vutla 	{MCASP1_FSX, (M11 | PIN_INPUT | SLEWCONTROL)},	/* mcasp1_fsx.pr2_mdio_data */
8312d7e9e9dSLokesh Vutla 	{MCASP1_ACLKR, (M14 | PIN_INPUT)},	/* mcasp1_aclkr.gpio5_0 */
8322d7e9e9dSLokesh Vutla 	{MCASP1_FSR, (M14 | PIN_INPUT)},	/* mcasp1_fsr.gpio5_1 */
8332d7e9e9dSLokesh Vutla 	{MCASP1_AXR0, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr0.pr2_mii0_rxer */
8342d7e9e9dSLokesh Vutla 	{MCASP1_AXR1, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr1.pr2_mii_mt0_clk */
8352d7e9e9dSLokesh Vutla 	{MCASP1_AXR2, (M14 | PIN_INPUT)},	/* mcasp1_axr2.gpio5_4 */
8362d7e9e9dSLokesh Vutla 	{MCASP1_AXR3, (M14 | PIN_INPUT)},	/* mcasp1_axr3.gpio5_5 */
8374d8397c6SSteve Kipisz 	{MCASP1_AXR4, (M14 | PIN_INPUT_PULLDOWN)},	/* mcasp1_axr4.gpio5_6 */
8382d7e9e9dSLokesh Vutla 	{MCASP1_AXR5, (M14 | PIN_INPUT)},	/* mcasp1_axr5.gpio5_7 */
8392d7e9e9dSLokesh Vutla 	{MCASP1_AXR6, (M14 | PIN_OUTPUT)},	/* mcasp1_axr6.gpio5_8 */
8402d7e9e9dSLokesh Vutla 	{MCASP1_AXR7, (M14 | PIN_OUTPUT)},	/* mcasp1_axr7.gpio5_9 */
8412d7e9e9dSLokesh Vutla 	{MCASP1_AXR8, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr8.pr2_mii0_txen */
8422d7e9e9dSLokesh Vutla 	{MCASP1_AXR9, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr9.pr2_mii0_txd3 */
8432d7e9e9dSLokesh Vutla 	{MCASP1_AXR10, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr10.pr2_mii0_txd2 */
8442d7e9e9dSLokesh Vutla 	{MCASP1_AXR11, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr11.pr2_mii0_txd1 */
8452d7e9e9dSLokesh Vutla 	{MCASP1_AXR12, (M11 | PIN_OUTPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr12.pr2_mii0_txd0 */
8462d7e9e9dSLokesh Vutla 	{MCASP1_AXR13, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp1_axr13.pr2_mii_mr0_clk */
8472d7e9e9dSLokesh Vutla 	{MCASP1_AXR14, (M11 | PIN_INPUT_SLEW)},	/* mcasp1_axr14.pr2_mii0_rxdv */
8482d7e9e9dSLokesh Vutla 	{MCASP1_AXR15, (M11 | PIN_INPUT_SLEW)},	/* mcasp1_axr15.pr2_mii0_rxd3 */
8492d7e9e9dSLokesh Vutla 	{MCASP2_ACLKX, (M11 | PIN_INPUT_PULLDOWN)},	/* mcasp2_aclkx.pr2_mii0_rxd2 */
8502d7e9e9dSLokesh Vutla 	{MCASP2_FSX, (M11 | PIN_INPUT_SLEW)},	/* mcasp2_fsx.pr2_mii0_rxd1 */
8512d7e9e9dSLokesh Vutla 	{MCASP2_AXR2, (M11 | PIN_INPUT_SLEW)},	/* mcasp2_axr2.pr2_mii0_rxd0 */
8522d7e9e9dSLokesh Vutla 	{MCASP2_AXR3, (M11 | PIN_INPUT_SLEW)},	/* mcasp2_axr3.pr2_mii0_rxlink */
8532d7e9e9dSLokesh Vutla 	{MCASP2_AXR4, (M14 | PIN_OUTPUT)},	/* mcasp2_axr4.gpio1_4 */
8542d7e9e9dSLokesh Vutla 	{MCASP2_AXR5, (M14 | PIN_OUTPUT)},	/* mcasp2_axr5.gpio6_7 */
8552d7e9e9dSLokesh Vutla 	{MCASP2_AXR6, (M14 | PIN_OUTPUT)},	/* mcasp2_axr6.gpio2_29 */
8562d7e9e9dSLokesh Vutla 	{MCASP2_AXR7, (M14 | PIN_OUTPUT)},	/* mcasp2_axr7.gpio1_5 */
8572d7e9e9dSLokesh Vutla 	{MCASP3_ACLKX, (M11 | PIN_INPUT_PULLDOWN)},	/* mcasp3_aclkx.pr2_mii0_crs */
8582d7e9e9dSLokesh Vutla 	{MCASP3_FSX, (M11 | PIN_INPUT_SLEW)},	/* mcasp3_fsx.pr2_mii0_col */
8592d7e9e9dSLokesh Vutla 	{MCASP3_AXR0, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp3_axr0.pr2_mii1_rxer */
8602d7e9e9dSLokesh Vutla 	{MCASP3_AXR1, (M11 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* mcasp3_axr1.pr2_mii1_rxlink */
8612d7e9e9dSLokesh Vutla 	{MCASP4_ACLKX, (M2 | PIN_OUTPUT)},	/* mcasp4_aclkx.spi3_sclk */
8622d7e9e9dSLokesh Vutla 	{MCASP4_FSX, (M2 | PIN_INPUT)},	/* mcasp4_fsx.spi3_d1 */
8632d7e9e9dSLokesh Vutla 	{MCASP4_AXR1, (M2 | PIN_OUTPUT_PULLUP)},	/* mcasp4_axr1.spi3_cs0 */
8642d7e9e9dSLokesh Vutla 	{MCASP5_AXR0, (M4 | PIN_INPUT)},	/* mcasp5_axr0.uart3_rxd */
8652d7e9e9dSLokesh Vutla 	{MCASP5_AXR1, (M4 | PIN_OUTPUT)},	/* mcasp5_axr1.uart3_txd */
8664d8397c6SSteve Kipisz 	{MMC1_CLK, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_clk.mmc1_clk */
8674d8397c6SSteve Kipisz 	{MMC1_CMD, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_cmd.mmc1_cmd */
8684d8397c6SSteve Kipisz 	{MMC1_DAT0, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat0.mmc1_dat0 */
8694d8397c6SSteve Kipisz 	{MMC1_DAT1, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat1.mmc1_dat1 */
8704d8397c6SSteve Kipisz 	{MMC1_DAT2, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat2.mmc1_dat2 */
8714d8397c6SSteve Kipisz 	{MMC1_DAT3, (M0 | PIN_INPUT_PULLUP)},	/* mmc1_dat3.mmc1_dat3 */
8722d7e9e9dSLokesh Vutla 	{MMC1_SDCD, (M14 | PIN_INPUT | SLEWCONTROL)},	/* mmc1_sdcd.gpio6_27 */
8732d7e9e9dSLokesh Vutla 	{MMC1_SDWP, (M14 | PIN_INPUT | SLEWCONTROL)},	/* mmc1_sdwp.gpio6_28 */
8742d7e9e9dSLokesh Vutla 	{GPIO6_10, (M11 | PIN_INPUT_PULLUP)},	/* gpio6_10.pr2_mii_mt1_clk */
8752d7e9e9dSLokesh Vutla 	{GPIO6_11, (M11 | PIN_OUTPUT_PULLUP)},	/* gpio6_11.pr2_mii1_txen */
8762d7e9e9dSLokesh Vutla 	{MMC3_CLK, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_clk.pr2_mii1_txd3 */
8772d7e9e9dSLokesh Vutla 	{MMC3_CMD, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_cmd.pr2_mii1_txd2 */
8782d7e9e9dSLokesh Vutla 	{MMC3_DAT0, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_dat0.pr2_mii1_txd1 */
8792d7e9e9dSLokesh Vutla 	{MMC3_DAT1, (M11 | PIN_OUTPUT_PULLUP)},	/* mmc3_dat1.pr2_mii1_txd0 */
8802d7e9e9dSLokesh Vutla 	{MMC3_DAT2, (M11 | PIN_INPUT_PULLUP)},	/* mmc3_dat2.pr2_mii_mr1_clk */
8814d8397c6SSteve Kipisz 	{MMC3_DAT3, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat3.pr2_mii1_rxdv */
8822d7e9e9dSLokesh Vutla 	{MMC3_DAT4, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat4.pr2_mii1_rxd3 */
8832d7e9e9dSLokesh Vutla 	{MMC3_DAT5, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat5.pr2_mii1_rxd2 */
8842d7e9e9dSLokesh Vutla 	{MMC3_DAT6, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat6.pr2_mii1_rxd1 */
8852d7e9e9dSLokesh Vutla 	{MMC3_DAT7, (M11 | PIN_INPUT_PULLDOWN)},	/* mmc3_dat7.pr2_mii1_rxd0 */
8862d7e9e9dSLokesh Vutla 	{SPI1_SCLK, (M14 | PIN_OUTPUT)},	/* spi1_sclk.gpio7_7 */
8872d7e9e9dSLokesh Vutla 	{SPI1_D1, (M14 | PIN_OUTPUT)},	/* spi1_d1.gpio7_8 */
8882d7e9e9dSLokesh Vutla 	{SPI1_D0, (M14 | PIN_OUTPUT)},	/* spi1_d0.gpio7_9 */
8892d7e9e9dSLokesh Vutla 	{SPI1_CS0, (M14 | PIN_OUTPUT)},	/* spi1_cs0.gpio7_10 */
8902d7e9e9dSLokesh Vutla 	{SPI1_CS1, (M14 | PIN_OUTPUT)},	/* spi1_cs1.gpio7_11 */
8912d7e9e9dSLokesh Vutla 	{SPI1_CS2, (M14 | PIN_INPUT_SLEW)},	/* spi1_cs2.gpio7_12 */
8922d7e9e9dSLokesh Vutla 	{SPI1_CS3, (M6 | PIN_INPUT | SLEWCONTROL)},	/* spi1_cs3.hdmi1_cec */
8932d7e9e9dSLokesh Vutla 	{SPI2_SCLK, (M0 | PIN_INPUT)},	/* spi2_sclk.spi2_sclk */
8942d7e9e9dSLokesh Vutla 	{SPI2_D1, (M0 | PIN_INPUT | SLEWCONTROL)},	/* spi2_d1.spi2_d1 */
8952d7e9e9dSLokesh Vutla 	{SPI2_D0, (M0 | PIN_INPUT | SLEWCONTROL)},	/* spi2_d0.spi2_d0 */
8962d7e9e9dSLokesh Vutla 	{SPI2_CS0, (M0 | PIN_INPUT | SLEWCONTROL)},	/* spi2_cs0.spi2_cs0 */
8974d8397c6SSteve Kipisz 	{DCAN1_TX, (M15 | PULL_UP)},	/* dcan1_tx.safe for dcan1_tx */
8984d8397c6SSteve Kipisz 	{DCAN1_RX, (M15 | PULL_UP)},	/* dcan1_rx.safe for dcan1_rx */
8992d7e9e9dSLokesh Vutla 	{UART1_RXD, (M14 | PIN_INPUT | SLEWCONTROL)},	/* uart1_rxd.gpio7_22 */
9002d7e9e9dSLokesh Vutla 	{UART1_CTSN, (M14 | PIN_OUTPUT)},	/* uart1_ctsn.gpio7_24 */
9012d7e9e9dSLokesh Vutla 	{UART1_RTSN, (M14 | PIN_OUTPUT)},	/* uart1_rtsn.gpio7_25 */
9022d7e9e9dSLokesh Vutla 	{I2C1_SDA, (M0 | PIN_INPUT)},	/* i2c1_sda.i2c1_sda */
9032d7e9e9dSLokesh Vutla 	{I2C1_SCL, (M0 | PIN_INPUT)},	/* i2c1_scl.i2c1_scl */
9042d7e9e9dSLokesh Vutla 	{I2C2_SDA, (M1 | PIN_INPUT)},	/* i2c2_sda.hdmi1_ddc_scl */
9052d7e9e9dSLokesh Vutla 	{I2C2_SCL, (M1 | PIN_INPUT)},	/* i2c2_scl.hdmi1_ddc_sda */
9062d7e9e9dSLokesh Vutla 	{WAKEUP0, (M0 | PIN_INPUT)},	/* Wakeup0.Wakeup0 */
9072d7e9e9dSLokesh Vutla 	{WAKEUP3, (M0 | PIN_INPUT)},	/* Wakeup3.Wakeup3 */
9082d7e9e9dSLokesh Vutla 	{ON_OFF, (M0 | PIN_OUTPUT)},	/* on_off.on_off */
9092d7e9e9dSLokesh Vutla 	{RTC_PORZ, (M0 | PIN_INPUT)},	/* rtc_porz.rtc_porz */
9104d8397c6SSteve Kipisz 	{TMS, (M0 | PIN_INPUT_PULLUP)},	/* tms.tms */
9114d8397c6SSteve Kipisz 	{TDI, (M0 | PIN_INPUT_PULLUP | SLEWCONTROL)},	/* tdi.tdi */
9122d7e9e9dSLokesh Vutla 	{TDO, (M0 | PIN_OUTPUT_PULLUP)},	/* tdo.tdo */
9134d8397c6SSteve Kipisz 	{TCLK, (M0 | PIN_INPUT_PULLUP)},	/* tclk.tclk */
9142d7e9e9dSLokesh Vutla 	{TRSTN, (M0 | PIN_INPUT)},	/* trstn.trstn */
9152d7e9e9dSLokesh Vutla 	{RTCK, (M0 | PIN_OUTPUT_PULLUP)},	/* rtck.rtck */
9162d7e9e9dSLokesh Vutla 	{EMU0, (M0 | PIN_INPUT)},	/* emu0.emu0 */
9172d7e9e9dSLokesh Vutla 	{EMU1, (M0 | PIN_INPUT)},	/* emu1.emu1 */
9182d7e9e9dSLokesh Vutla 	{RESETN, (M0 | PIN_INPUT)},	/* resetn.resetn */
9192d7e9e9dSLokesh Vutla 	{RSTOUTN, (M0 | PIN_OUTPUT)},	/* rstoutn.rstoutn */
9204d8397c6SSteve Kipisz };
9214d8397c6SSteve Kipisz 
92237611052SRoger Quadros const struct pad_conf_entry core_padconf_array_icss1eth_am571x_idk[] = {
92337611052SRoger Quadros 	/* PR1 MII0 */
9242d7e9e9dSLokesh Vutla 	{VOUT1_D8, (M12 | PIN_INPUT_PULLUP)},	/* vout1_d8.pr1_mii_mt0_clk */
9252d7e9e9dSLokesh Vutla 	{VOUT1_D9, (M13 | PIN_OUTPUT_PULLUP)},	/* vout1_d9.pr1_mii0_txd3 */
9262d7e9e9dSLokesh Vutla 	{VOUT1_D10, (M13 | PIN_OUTPUT_PULLUP)},	/* vout1_d10.pr1_mii0_txd2 */
9272d7e9e9dSLokesh Vutla 	{VOUT1_D11, (M13 | PIN_OUTPUT_PULLUP)},	/* vout1_d11.pr1_mii0_txen */
9282d7e9e9dSLokesh Vutla 	{VOUT1_D12, (M13 | PIN_OUTPUT_PULLUP)},	/* vout1_d12.pr1_mii0_txd1 */
9292d7e9e9dSLokesh Vutla 	{VOUT1_D13, (M13 | PIN_OUTPUT_PULLUP)},	/* vout1_d13.pr1_mii0_txd0 */
9302d7e9e9dSLokesh Vutla 	{VOUT1_D14, (M12 | PIN_INPUT_PULLUP)},	/* vout1_d14.pr1_mii_mr0_clk */
93137611052SRoger Quadros 	{VOUT1_D15, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d15.pr1_mii0_rxdv */
9322d7e9e9dSLokesh Vutla 	{VOUT1_D16, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d16.pr1_mii0_rxd3 */
9332d7e9e9dSLokesh Vutla 	{VOUT1_D17, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d17.pr1_mii0_rxd2 */
9342d7e9e9dSLokesh Vutla 	{VOUT1_D18, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d18.pr1_mii0_rxd1 */
9352d7e9e9dSLokesh Vutla 	{VOUT1_D19, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d19.pr1_mii0_rxd0 */
93637611052SRoger Quadros 	{VOUT1_D20, (M12 | PIN_INPUT_PULLUP)},	/* vout1_d20.pr1_mii0_rxer */
9372d7e9e9dSLokesh Vutla 	{VOUT1_D21, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d21.pr1_mii0_rxlink */
9382d7e9e9dSLokesh Vutla 	{VOUT1_D22, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d22.pr1_mii0_col */
9392d7e9e9dSLokesh Vutla 	{VOUT1_D23, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d23.pr1_mii0_crs */
94037611052SRoger Quadros 
94137611052SRoger Quadros 	/* PR1 MII1 */
9422d7e9e9dSLokesh Vutla 	{VIN2A_D3, (M12 | PIN_INPUT_PULLDOWN)},	/* vin2a_d3.pr1_mii1_col */
9432d7e9e9dSLokesh Vutla 	{VIN2A_D4, (M13 | PIN_OUTPUT_PULLUP)},	/* vin2a_d4.pr1_mii1_txd1 */
9442d7e9e9dSLokesh Vutla 	{VIN2A_D5, (M13 | PIN_OUTPUT_PULLUP)},	/* vin2a_d5.pr1_mii1_txd0 */
9452d7e9e9dSLokesh Vutla 	{VIN2A_D6, (M11 | PIN_INPUT_PULLUP)},	/* vin2a_d6.pr1_mii_mt1_clk */
9462d7e9e9dSLokesh Vutla 	{VIN2A_D7, (M11 | PIN_OUTPUT_PULLUP)},	/* vin2a_d7.pr1_mii1_txen */
9472d7e9e9dSLokesh Vutla 	{VIN2A_D8, (M11 | PIN_OUTPUT_PULLUP)},	/* vin2a_d8.pr1_mii1_txd3 */
9482d7e9e9dSLokesh Vutla 	{VIN2A_D9, (M11 | PIN_OUTPUT_PULLUP)},	/* vin2a_d9.pr1_mii1_txd2 */
94937611052SRoger Quadros 	{VOUT1_VSYNC, (M12 | PIN_INPUT_PULLUP)},	/* vout1_vsync.pr1_mii1_rxer */
9502d7e9e9dSLokesh Vutla 	{VOUT1_D0, (M12 | PIN_INPUT_PULLUP)},	/* vout1_d0.pr1_mii1_rxlink */
9512d7e9e9dSLokesh Vutla 	{VOUT1_D1, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d1.pr1_mii1_crs */
9522d7e9e9dSLokesh Vutla 	{VOUT1_D2, (M12 | PIN_INPUT_PULLUP)},	/* vout1_d2.pr1_mii_mr1_clk */
95337611052SRoger Quadros 	{VOUT1_D3, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d3.pr1_mii1_rxdv */
9542d7e9e9dSLokesh Vutla 	{VOUT1_D4, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d4.pr1_mii1_rxd3 */
9552d7e9e9dSLokesh Vutla 	{VOUT1_D5, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d5.pr1_mii1_rxd2 */
9562d7e9e9dSLokesh Vutla 	{VOUT1_D6, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d6.pr1_mii1_rxd1 */
9572d7e9e9dSLokesh Vutla 	{VOUT1_D7, (M12 | PIN_INPUT_PULLDOWN)},	/* vout1_d7.pr1_mii1_rxd0 */
95837611052SRoger Quadros };
95937611052SRoger Quadros 
96037611052SRoger Quadros const struct pad_conf_entry core_padconf_array_vout_am571x_idk[] = {
9612d7e9e9dSLokesh Vutla 	{VOUT1_CLK, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_clk.vout1_clk */
9622d7e9e9dSLokesh Vutla 	{VOUT1_DE, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_de.vout1_de */
9632d7e9e9dSLokesh Vutla 	{VOUT1_HSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_hsync.vout1_hsync */
9642d7e9e9dSLokesh Vutla 	{VOUT1_VSYNC, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_vsync.vout1_vsync */
9652d7e9e9dSLokesh Vutla 	{VOUT1_D0, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d0.vout1_d0 */
9662d7e9e9dSLokesh Vutla 	{VOUT1_D1, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d1.vout1_d1 */
9672d7e9e9dSLokesh Vutla 	{VOUT1_D2, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d2.vout1_d2 */
9682d7e9e9dSLokesh Vutla 	{VOUT1_D3, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d3.vout1_d3 */
9692d7e9e9dSLokesh Vutla 	{VOUT1_D4, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d4.vout1_d4 */
9702d7e9e9dSLokesh Vutla 	{VOUT1_D5, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d5.vout1_d5 */
9712d7e9e9dSLokesh Vutla 	{VOUT1_D6, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d6.vout1_d6 */
9722d7e9e9dSLokesh Vutla 	{VOUT1_D7, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d7.vout1_d7 */
9732d7e9e9dSLokesh Vutla 	{VOUT1_D8, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d8.vout1_d8 */
9742d7e9e9dSLokesh Vutla 	{VOUT1_D9, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d9.vout1_d9 */
9752d7e9e9dSLokesh Vutla 	{VOUT1_D10, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d10.vout1_d10 */
9762d7e9e9dSLokesh Vutla 	{VOUT1_D11, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d11.vout1_d11 */
9772d7e9e9dSLokesh Vutla 	{VOUT1_D12, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d12.vout1_d12 */
9782d7e9e9dSLokesh Vutla 	{VOUT1_D13, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d13.vout1_d13 */
9792d7e9e9dSLokesh Vutla 	{VOUT1_D14, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d14.vout1_d14 */
9802d7e9e9dSLokesh Vutla 	{VOUT1_D15, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d15.vout1_d15 */
9812d7e9e9dSLokesh Vutla 	{VOUT1_D16, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d16.vout1_d16 */
9822d7e9e9dSLokesh Vutla 	{VOUT1_D17, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d17.vout1_d17 */
9832d7e9e9dSLokesh Vutla 	{VOUT1_D18, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d18.vout1_d18 */
9842d7e9e9dSLokesh Vutla 	{VOUT1_D19, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d19.vout1_d19 */
9852d7e9e9dSLokesh Vutla 	{VOUT1_D20, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d20.vout1_d20 */
9862d7e9e9dSLokesh Vutla 	{VOUT1_D21, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d21.vout1_d21 */
9872d7e9e9dSLokesh Vutla 	{VOUT1_D22, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d22.vout1_d22 */
9882d7e9e9dSLokesh Vutla 	{VOUT1_D23, (M0 | PIN_OUTPUT | SLEWCONTROL)},	/* vout1_d23.vout1_d23 */
9892d7e9e9dSLokesh Vutla 
9902d7e9e9dSLokesh Vutla 	{MCASP5_ACLKX, (M12 | PIN_INPUT | MANUAL_MODE)},	/* mcasp5_aclkx.pr2_pru1_gpi1 */
9912d7e9e9dSLokesh Vutla 	{MCASP5_FSX, (M12 | PIN_INPUT | MANUAL_MODE)},	/* mcasp5_fsx.pr2_pru1_gpi2 */
9922d7e9e9dSLokesh Vutla 	{UART2_RXD, (M0 | PIN_INPUT)},	/* uart2_rxd.uart2_rxd */
9932d7e9e9dSLokesh Vutla 	{UART2_TXD, (M0 | PIN_OUTPUT)},	/* uart2_txd.uart2_txd */
9942d7e9e9dSLokesh Vutla 	{VIN2A_D5, (M13 | PIN_OUTPUT_PULLDOWN | MANUAL_MODE)},	/* vin2a_d5.pr1_pru1_gpo2 */
99537611052SRoger Quadros };
99637611052SRoger Quadros 
99774cc8b09SKipisz, Steven const struct pad_conf_entry early_padconf[] = {
99874cc8b09SKipisz, Steven 	{UART2_CTSN, (M2 | PIN_INPUT_SLEW)},	/* uart2_ctsn.uart3_rxd */
99974cc8b09SKipisz, Steven 	{UART2_RTSN, (M1 | PIN_INPUT_SLEW)},	/* uart2_rtsn.uart3_txd */
100074cc8b09SKipisz, Steven 	{I2C1_SDA, (PIN_INPUT_PULLUP | M0)},	/* I2C1_SDA */
100174cc8b09SKipisz, Steven 	{I2C1_SCL, (PIN_INPUT_PULLUP | M0)},	/* I2C1_SCL */
100274cc8b09SKipisz, Steven };
100374cc8b09SKipisz, Steven 
100474cc8b09SKipisz, Steven #ifdef CONFIG_IODELAY_RECALIBRATION
100589a38953SNishanth Menon const struct iodelay_cfg_entry iodelay_cfg_array_x15_sr1_1[] = {
100674cc8b09SKipisz, Steven 	{0x0114, 2980, 0},	/* CFG_GPMC_A0_IN */
100774cc8b09SKipisz, Steven 	{0x0120, 2648, 0},	/* CFG_GPMC_A10_IN */
100874cc8b09SKipisz, Steven 	{0x012C, 2918, 0},	/* CFG_GPMC_A11_IN */
100974cc8b09SKipisz, Steven 	{0x0198, 2917, 0},	/* CFG_GPMC_A1_IN */
101074cc8b09SKipisz, Steven 	{0x0204, 3156, 178},	/* CFG_GPMC_A2_IN */
101174cc8b09SKipisz, Steven 	{0x0210, 3109, 246},	/* CFG_GPMC_A3_IN */
101274cc8b09SKipisz, Steven 	{0x021C, 3142, 100},	/* CFG_GPMC_A4_IN */
101374cc8b09SKipisz, Steven 	{0x0228, 3084, 33},	/* CFG_GPMC_A5_IN */
101474cc8b09SKipisz, Steven 	{0x0234, 2778, 0},	/* CFG_GPMC_A6_IN */
101574cc8b09SKipisz, Steven 	{0x0240, 3110, 0},	/* CFG_GPMC_A7_IN */
101674cc8b09SKipisz, Steven 	{0x024C, 2874, 0},	/* CFG_GPMC_A8_IN */
101774cc8b09SKipisz, Steven 	{0x0258, 3072, 0},	/* CFG_GPMC_A9_IN */
101874cc8b09SKipisz, Steven 	{0x0264, 2466, 0},	/* CFG_GPMC_AD0_IN */
101974cc8b09SKipisz, Steven 	{0x0270, 2523, 0},	/* CFG_GPMC_AD10_IN */
102074cc8b09SKipisz, Steven 	{0x027C, 2453, 0},	/* CFG_GPMC_AD11_IN */
102174cc8b09SKipisz, Steven 	{0x0288, 2285, 0},	/* CFG_GPMC_AD12_IN */
102274cc8b09SKipisz, Steven 	{0x0294, 2206, 0},	/* CFG_GPMC_AD13_IN */
102374cc8b09SKipisz, Steven 	{0x02A0, 1898, 0},	/* CFG_GPMC_AD14_IN */
102474cc8b09SKipisz, Steven 	{0x02AC, 2473, 0},	/* CFG_GPMC_AD15_IN */
102574cc8b09SKipisz, Steven 	{0x02B8, 2307, 0},	/* CFG_GPMC_AD1_IN */
102674cc8b09SKipisz, Steven 	{0x02C4, 2691, 0},	/* CFG_GPMC_AD2_IN */
102774cc8b09SKipisz, Steven 	{0x02D0, 2384, 0},	/* CFG_GPMC_AD3_IN */
102874cc8b09SKipisz, Steven 	{0x02DC, 2462, 0},	/* CFG_GPMC_AD4_IN */
102974cc8b09SKipisz, Steven 	{0x02E8, 2335, 0},	/* CFG_GPMC_AD5_IN */
103074cc8b09SKipisz, Steven 	{0x02F4, 2370, 0},	/* CFG_GPMC_AD6_IN */
103174cc8b09SKipisz, Steven 	{0x0300, 2389, 0},	/* CFG_GPMC_AD7_IN */
103274cc8b09SKipisz, Steven 	{0x030C, 2672, 0},	/* CFG_GPMC_AD8_IN */
103374cc8b09SKipisz, Steven 	{0x0318, 2334, 0},	/* CFG_GPMC_AD9_IN */
1034d9e14671SLokesh Vutla 	{0x0378, 0, 0},	/* CFG_GPMC_CS3_IN */
1035d9e14671SLokesh Vutla 	{0x0678, 406, 0},	/* CFG_MMC3_CLK_IN */
1036d9e14671SLokesh Vutla 	{0x0680, 659, 0},	/* CFG_MMC3_CLK_OUT */
1037d9e14671SLokesh Vutla 	{0x0684, 0, 0},	/* CFG_MMC3_CMD_IN */
1038d9e14671SLokesh Vutla 	{0x0688, 0, 0},	/* CFG_MMC3_CMD_OEN */
1039d9e14671SLokesh Vutla 	{0x068C, 0, 0},	/* CFG_MMC3_CMD_OUT */
1040d9e14671SLokesh Vutla 	{0x0690, 130, 0},	/* CFG_MMC3_DAT0_IN */
1041d9e14671SLokesh Vutla 	{0x0694, 0, 0},	/* CFG_MMC3_DAT0_OEN */
1042d9e14671SLokesh Vutla 	{0x0698, 0, 0},	/* CFG_MMC3_DAT0_OUT */
1043d9e14671SLokesh Vutla 	{0x069C, 169, 0},	/* CFG_MMC3_DAT1_IN */
1044d9e14671SLokesh Vutla 	{0x06A0, 0, 0},	/* CFG_MMC3_DAT1_OEN */
1045d9e14671SLokesh Vutla 	{0x06A4, 0, 0},	/* CFG_MMC3_DAT1_OUT */
1046d9e14671SLokesh Vutla 	{0x06A8, 0, 0},	/* CFG_MMC3_DAT2_IN */
1047d9e14671SLokesh Vutla 	{0x06AC, 0, 0},	/* CFG_MMC3_DAT2_OEN */
1048d9e14671SLokesh Vutla 	{0x06B0, 0, 0},	/* CFG_MMC3_DAT2_OUT */
1049d9e14671SLokesh Vutla 	{0x06B4, 457, 0},	/* CFG_MMC3_DAT3_IN */
1050d9e14671SLokesh Vutla 	{0x06B8, 0, 0},	/* CFG_MMC3_DAT3_OEN */
1051d9e14671SLokesh Vutla 	{0x06BC, 0, 0},	/* CFG_MMC3_DAT3_OUT */
1052d9e14671SLokesh Vutla 	{0x06C0, 702, 0},	/* CFG_MMC3_DAT4_IN */
1053d9e14671SLokesh Vutla 	{0x06C4, 0, 0},	/* CFG_MMC3_DAT4_OEN */
1054d9e14671SLokesh Vutla 	{0x06C8, 0, 0},	/* CFG_MMC3_DAT4_OUT */
1055d9e14671SLokesh Vutla 	{0x06CC, 738, 0},	/* CFG_MMC3_DAT5_IN */
1056d9e14671SLokesh Vutla 	{0x06D0, 0, 0},	/* CFG_MMC3_DAT5_OEN */
1057d9e14671SLokesh Vutla 	{0x06D4, 0, 0},	/* CFG_MMC3_DAT5_OUT */
1058d9e14671SLokesh Vutla 	{0x06D8, 856, 0},	/* CFG_MMC3_DAT6_IN */
1059d9e14671SLokesh Vutla 	{0x06DC, 0, 0},	/* CFG_MMC3_DAT6_OEN */
1060d9e14671SLokesh Vutla 	{0x06E0, 0, 0},	/* CFG_MMC3_DAT6_OUT */
1061d9e14671SLokesh Vutla 	{0x06E4, 610, 0},	/* CFG_MMC3_DAT7_IN */
1062d9e14671SLokesh Vutla 	{0x06E8, 0, 0},	/* CFG_MMC3_DAT7_OEN */
1063d9e14671SLokesh Vutla 	{0x06EC, 0, 0},	/* CFG_MMC3_DAT7_OUT */
106474cc8b09SKipisz, Steven 	{0x06F0, 480, 0},	/* CFG_RGMII0_RXC_IN */
106574cc8b09SKipisz, Steven 	{0x06FC, 111, 1641},	/* CFG_RGMII0_RXCTL_IN */
106674cc8b09SKipisz, Steven 	{0x0708, 272, 1116},	/* CFG_RGMII0_RXD0_IN */
106774cc8b09SKipisz, Steven 	{0x0714, 243, 1260},	/* CFG_RGMII0_RXD1_IN */
106874cc8b09SKipisz, Steven 	{0x0720, 0, 1614},	/* CFG_RGMII0_RXD2_IN */
106974cc8b09SKipisz, Steven 	{0x072C, 105, 1673},	/* CFG_RGMII0_RXD3_IN */
107074cc8b09SKipisz, Steven 	{0x0740, 531, 120},	/* CFG_RGMII0_TXC_OUT */
10715d43e168SNishanth Menon 	{0x074C, 201, 60},	/* CFG_RGMII0_TXCTL_OUT */
10725d43e168SNishanth Menon 	{0x0758, 229, 120},	/* CFG_RGMII0_TXD0_OUT */
10735d43e168SNishanth Menon 	{0x0764, 141, 0},	/* CFG_RGMII0_TXD1_OUT */
10745d43e168SNishanth Menon 	{0x0770, 495, 120},	/* CFG_RGMII0_TXD2_OUT */
10755d43e168SNishanth Menon 	{0x077C, 660, 120},	/* CFG_RGMII0_TXD3_OUT */
107674cc8b09SKipisz, Steven 	{0x0A70, 1551, 115},	/* CFG_VIN2A_D12_OUT */
107774cc8b09SKipisz, Steven 	{0x0A7C, 816, 0},	/* CFG_VIN2A_D13_OUT */
107874cc8b09SKipisz, Steven 	{0x0A88, 876, 0},	/* CFG_VIN2A_D14_OUT */
107974cc8b09SKipisz, Steven 	{0x0A94, 312, 0},	/* CFG_VIN2A_D15_OUT */
108074cc8b09SKipisz, Steven 	{0x0AA0, 58, 0},	/* CFG_VIN2A_D16_OUT */
108174cc8b09SKipisz, Steven 	{0x0AAC, 0, 0},	/* CFG_VIN2A_D17_OUT */
108274cc8b09SKipisz, Steven 	{0x0AB0, 702, 0},	/* CFG_VIN2A_D18_IN */
108374cc8b09SKipisz, Steven 	{0x0ABC, 136, 976},	/* CFG_VIN2A_D19_IN */
108474cc8b09SKipisz, Steven 	{0x0AD4, 210, 1357},	/* CFG_VIN2A_D20_IN */
108574cc8b09SKipisz, Steven 	{0x0AE0, 189, 1462},	/* CFG_VIN2A_D21_IN */
108674cc8b09SKipisz, Steven 	{0x0AEC, 232, 1278},	/* CFG_VIN2A_D22_IN */
108774cc8b09SKipisz, Steven 	{0x0AF8, 0, 1397},	/* CFG_VIN2A_D23_IN */
108874cc8b09SKipisz, Steven };
1089c020d355SSteve Kipisz 
109089a38953SNishanth Menon const struct iodelay_cfg_entry iodelay_cfg_array_x15_sr2_0[] = {
109189a38953SNishanth Menon 	{0x0114, 2519, 702},	/* CFG_GPMC_A0_IN */
109289a38953SNishanth Menon 	{0x0120, 2435, 411},	/* CFG_GPMC_A10_IN */
109389a38953SNishanth Menon 	{0x012C, 2379, 755},	/* CFG_GPMC_A11_IN */
109489a38953SNishanth Menon 	{0x0198, 2384, 778},	/* CFG_GPMC_A1_IN */
109589a38953SNishanth Menon 	{0x0204, 2499, 1127},	/* CFG_GPMC_A2_IN */
109689a38953SNishanth Menon 	{0x0210, 2455, 1181},	/* CFG_GPMC_A3_IN */
109789a38953SNishanth Menon 	{0x021C, 2486, 1039},	/* CFG_GPMC_A4_IN */
109889a38953SNishanth Menon 	{0x0228, 2456, 938},	/* CFG_GPMC_A5_IN */
109989a38953SNishanth Menon 	{0x0234, 2463, 573},	/* CFG_GPMC_A6_IN */
110089a38953SNishanth Menon 	{0x0240, 2608, 783},	/* CFG_GPMC_A7_IN */
110189a38953SNishanth Menon 	{0x024C, 2430, 656},	/* CFG_GPMC_A8_IN */
110289a38953SNishanth Menon 	{0x0258, 2465, 850},	/* CFG_GPMC_A9_IN */
110389a38953SNishanth Menon 	{0x0264, 2316, 301},	/* CFG_GPMC_AD0_IN */
110489a38953SNishanth Menon 	{0x0270, 2324, 406},	/* CFG_GPMC_AD10_IN */
110589a38953SNishanth Menon 	{0x027C, 2278, 352},	/* CFG_GPMC_AD11_IN */
110689a38953SNishanth Menon 	{0x0288, 2297, 160},	/* CFG_GPMC_AD12_IN */
110789a38953SNishanth Menon 	{0x0294, 2278, 108},	/* CFG_GPMC_AD13_IN */
110889a38953SNishanth Menon 	{0x02A0, 2035, 0},	/* CFG_GPMC_AD14_IN */
110989a38953SNishanth Menon 	{0x02AC, 2279, 378},	/* CFG_GPMC_AD15_IN */
111089a38953SNishanth Menon 	{0x02B8, 2440, 70},	/* CFG_GPMC_AD1_IN */
111189a38953SNishanth Menon 	{0x02C4, 2404, 446},	/* CFG_GPMC_AD2_IN */
111289a38953SNishanth Menon 	{0x02D0, 2343, 212},	/* CFG_GPMC_AD3_IN */
111389a38953SNishanth Menon 	{0x02DC, 2355, 322},	/* CFG_GPMC_AD4_IN */
111489a38953SNishanth Menon 	{0x02E8, 2337, 192},	/* CFG_GPMC_AD5_IN */
111589a38953SNishanth Menon 	{0x02F4, 2270, 314},	/* CFG_GPMC_AD6_IN */
111689a38953SNishanth Menon 	{0x0300, 2339, 259},	/* CFG_GPMC_AD7_IN */
111789a38953SNishanth Menon 	{0x030C, 2308, 577},	/* CFG_GPMC_AD8_IN */
111889a38953SNishanth Menon 	{0x0318, 2334, 166},	/* CFG_GPMC_AD9_IN */
111989a38953SNishanth Menon 	{0x0378, 0, 0},	/* CFG_GPMC_CS3_IN */
112089a38953SNishanth Menon 	{0x0678, 0, 386},	/* CFG_MMC3_CLK_IN */
112189a38953SNishanth Menon 	{0x0680, 605, 0},	/* CFG_MMC3_CLK_OUT */
112289a38953SNishanth Menon 	{0x0684, 0, 0},	/* CFG_MMC3_CMD_IN */
112389a38953SNishanth Menon 	{0x0688, 0, 0},	/* CFG_MMC3_CMD_OEN */
112489a38953SNishanth Menon 	{0x068C, 0, 0},	/* CFG_MMC3_CMD_OUT */
112589a38953SNishanth Menon 	{0x0690, 171, 0},	/* CFG_MMC3_DAT0_IN */
112689a38953SNishanth Menon 	{0x0694, 0, 0},	/* CFG_MMC3_DAT0_OEN */
112789a38953SNishanth Menon 	{0x0698, 0, 0},	/* CFG_MMC3_DAT0_OUT */
112889a38953SNishanth Menon 	{0x069C, 221, 0},	/* CFG_MMC3_DAT1_IN */
112989a38953SNishanth Menon 	{0x06A0, 0, 0},	/* CFG_MMC3_DAT1_OEN */
113089a38953SNishanth Menon 	{0x06A4, 0, 0},	/* CFG_MMC3_DAT1_OUT */
113189a38953SNishanth Menon 	{0x06A8, 0, 0},	/* CFG_MMC3_DAT2_IN */
113289a38953SNishanth Menon 	{0x06AC, 0, 0},	/* CFG_MMC3_DAT2_OEN */
113389a38953SNishanth Menon 	{0x06B0, 0, 0},	/* CFG_MMC3_DAT2_OUT */
113489a38953SNishanth Menon 	{0x06B4, 474, 0},	/* CFG_MMC3_DAT3_IN */
113589a38953SNishanth Menon 	{0x06B8, 0, 0},	/* CFG_MMC3_DAT3_OEN */
113689a38953SNishanth Menon 	{0x06BC, 0, 0},	/* CFG_MMC3_DAT3_OUT */
1137d9e14671SLokesh Vutla 	{0x06C0, 792, 0},	/* CFG_MMC3_DAT4_IN */
1138d9e14671SLokesh Vutla 	{0x06C4, 0, 0},	/* CFG_MMC3_DAT4_OEN */
1139d9e14671SLokesh Vutla 	{0x06C8, 0, 0},	/* CFG_MMC3_DAT4_OUT */
1140d9e14671SLokesh Vutla 	{0x06CC, 782, 0},	/* CFG_MMC3_DAT5_IN */
1141d9e14671SLokesh Vutla 	{0x06D0, 0, 0},	/* CFG_MMC3_DAT5_OEN */
1142d9e14671SLokesh Vutla 	{0x06D4, 0, 0},	/* CFG_MMC3_DAT5_OUT */
1143d9e14671SLokesh Vutla 	{0x06D8, 942, 0},	/* CFG_MMC3_DAT6_IN */
1144d9e14671SLokesh Vutla 	{0x06DC, 0, 0},	/* CFG_MMC3_DAT6_OEN */
1145d9e14671SLokesh Vutla 	{0x06E0, 0, 0},	/* CFG_MMC3_DAT6_OUT */
1146d9e14671SLokesh Vutla 	{0x06E4, 636, 0},	/* CFG_MMC3_DAT7_IN */
1147d9e14671SLokesh Vutla 	{0x06E8, 0, 0},	/* CFG_MMC3_DAT7_OEN */
1148d9e14671SLokesh Vutla 	{0x06EC, 0, 0},	/* CFG_MMC3_DAT7_OUT */
114989a38953SNishanth Menon 	{0x06F0, 260, 0},	/* CFG_RGMII0_RXC_IN */
115089a38953SNishanth Menon 	{0x06FC, 0, 1412},	/* CFG_RGMII0_RXCTL_IN */
115189a38953SNishanth Menon 	{0x0708, 123, 1047},	/* CFG_RGMII0_RXD0_IN */
115289a38953SNishanth Menon 	{0x0714, 139, 1081},	/* CFG_RGMII0_RXD1_IN */
115389a38953SNishanth Menon 	{0x0720, 195, 1100},	/* CFG_RGMII0_RXD2_IN */
115489a38953SNishanth Menon 	{0x072C, 239, 1216},	/* CFG_RGMII0_RXD3_IN */
115589a38953SNishanth Menon 	{0x0740, 89, 0},	/* CFG_RGMII0_TXC_OUT */
115689a38953SNishanth Menon 	{0x074C, 15, 125},	/* CFG_RGMII0_TXCTL_OUT */
115789a38953SNishanth Menon 	{0x0758, 339, 162},	/* CFG_RGMII0_TXD0_OUT */
115889a38953SNishanth Menon 	{0x0764, 146, 94},	/* CFG_RGMII0_TXD1_OUT */
115989a38953SNishanth Menon 	{0x0770, 0, 27},	/* CFG_RGMII0_TXD2_OUT */
116089a38953SNishanth Menon 	{0x077C, 291, 205},	/* CFG_RGMII0_TXD3_OUT */
116189a38953SNishanth Menon 	{0x0A70, 0, 0},	/* CFG_VIN2A_D12_OUT */
116289a38953SNishanth Menon 	{0x0A7C, 219, 101},	/* CFG_VIN2A_D13_OUT */
116389a38953SNishanth Menon 	{0x0A88, 92, 58},	/* CFG_VIN2A_D14_OUT */
116489a38953SNishanth Menon 	{0x0A94, 135, 100},	/* CFG_VIN2A_D15_OUT */
116589a38953SNishanth Menon 	{0x0AA0, 154, 101},	/* CFG_VIN2A_D16_OUT */
116689a38953SNishanth Menon 	{0x0AAC, 78, 27},	/* CFG_VIN2A_D17_OUT */
116789a38953SNishanth Menon 	{0x0AB0, 411, 0},	/* CFG_VIN2A_D18_IN */
116889a38953SNishanth Menon 	{0x0ABC, 0, 382},	/* CFG_VIN2A_D19_IN */
116989a38953SNishanth Menon 	{0x0AD4, 320, 750},	/* CFG_VIN2A_D20_IN */
117089a38953SNishanth Menon 	{0x0AE0, 192, 836},	/* CFG_VIN2A_D21_IN */
117189a38953SNishanth Menon 	{0x0AEC, 294, 669},	/* CFG_VIN2A_D22_IN */
117289a38953SNishanth Menon 	{0x0AF8, 50, 700},	/* CFG_VIN2A_D23_IN */
1173d9e14671SLokesh Vutla 	{0x0B9C, 0, 706},	/* CFG_VOUT1_CLK_OUT */
1174d9e14671SLokesh Vutla 	{0x0BA8, 2313, 0},	/* CFG_VOUT1_D0_OUT */
1175d9e14671SLokesh Vutla 	{0x0BB4, 2199, 0},	/* CFG_VOUT1_D10_OUT */
1176d9e14671SLokesh Vutla 	{0x0BC0, 2266, 0},	/* CFG_VOUT1_D11_OUT */
1177d9e14671SLokesh Vutla 	{0x0BCC, 3159, 0},	/* CFG_VOUT1_D12_OUT */
1178d9e14671SLokesh Vutla 	{0x0BD8, 2100, 0},	/* CFG_VOUT1_D13_OUT */
1179d9e14671SLokesh Vutla 	{0x0BE4, 2229, 0},	/* CFG_VOUT1_D14_OUT */
1180d9e14671SLokesh Vutla 	{0x0BF0, 2202, 0},	/* CFG_VOUT1_D15_OUT */
1181d9e14671SLokesh Vutla 	{0x0BFC, 2084, 0},	/* CFG_VOUT1_D16_OUT */
1182d9e14671SLokesh Vutla 	{0x0C08, 2195, 0},	/* CFG_VOUT1_D17_OUT */
1183d9e14671SLokesh Vutla 	{0x0C14, 2342, 0},	/* CFG_VOUT1_D18_OUT */
1184d9e14671SLokesh Vutla 	{0x0C20, 2463, 0},	/* CFG_VOUT1_D19_OUT */
1185d9e14671SLokesh Vutla 	{0x0C2C, 2439, 0},	/* CFG_VOUT1_D1_OUT */
1186d9e14671SLokesh Vutla 	{0x0C38, 2304, 0},	/* CFG_VOUT1_D20_OUT */
1187d9e14671SLokesh Vutla 	{0x0C44, 2103, 0},	/* CFG_VOUT1_D21_OUT */
1188d9e14671SLokesh Vutla 	{0x0C50, 2145, 0},	/* CFG_VOUT1_D22_OUT */
1189d9e14671SLokesh Vutla 	{0x0C5C, 1932, 0},	/* CFG_VOUT1_D23_OUT */
1190d9e14671SLokesh Vutla 	{0x0C68, 2200, 0},	/* CFG_VOUT1_D2_OUT */
1191d9e14671SLokesh Vutla 	{0x0C74, 2355, 0},	/* CFG_VOUT1_D3_OUT */
1192d9e14671SLokesh Vutla 	{0x0C80, 3215, 0},	/* CFG_VOUT1_D4_OUT */
1193d9e14671SLokesh Vutla 	{0x0C8C, 2314, 0},	/* CFG_VOUT1_D5_OUT */
1194d9e14671SLokesh Vutla 	{0x0C98, 2238, 0},	/* CFG_VOUT1_D6_OUT */
1195d9e14671SLokesh Vutla 	{0x0CA4, 2381, 0},	/* CFG_VOUT1_D7_OUT */
1196d9e14671SLokesh Vutla 	{0x0CB0, 2138, 0},	/* CFG_VOUT1_D8_OUT */
1197d9e14671SLokesh Vutla 	{0x0CBC, 2383, 0},	/* CFG_VOUT1_D9_OUT */
1198d9e14671SLokesh Vutla 	{0x0CC8, 1984, 0},	/* CFG_VOUT1_DE_OUT */
1199d9e14671SLokesh Vutla 	{0x0CE0, 1947, 0},	/* CFG_VOUT1_HSYNC_OUT */
1200d9e14671SLokesh Vutla 	{0x0CEC, 2739, 0},	/* CFG_VOUT1_VSYNC_OUT */
120189a38953SNishanth Menon };
120289a38953SNishanth Menon 
1203*443b0df3SLokesh Vutla const struct iodelay_cfg_entry iodelay_cfg_array_am574x_idk[] = {
1204*443b0df3SLokesh Vutla 	{0x0114, 2199, 621},	/* CFG_GPMC_A0_IN */
1205*443b0df3SLokesh Vutla 	{0x0120, 0, 0},	/* CFG_GPMC_A10_IN */
1206*443b0df3SLokesh Vutla 	{0x012C, 2133, 859},	/* CFG_GPMC_A11_IN */
1207*443b0df3SLokesh Vutla 	{0x0138, 2258, 562},	/* CFG_GPMC_A12_IN */
1208*443b0df3SLokesh Vutla 	{0x0144, 0, 0},	/* CFG_GPMC_A13_IN */
1209*443b0df3SLokesh Vutla 	{0x0150, 2149, 1052},	/* CFG_GPMC_A14_IN */
1210*443b0df3SLokesh Vutla 	{0x015C, 2121, 997},	/* CFG_GPMC_A15_IN */
1211*443b0df3SLokesh Vutla 	{0x0168, 2159, 1134},	/* CFG_GPMC_A16_IN */
1212*443b0df3SLokesh Vutla 	{0x0170, 0, 0},	/* CFG_GPMC_A16_OUT */
1213*443b0df3SLokesh Vutla 	{0x0174, 2135, 1085},	/* CFG_GPMC_A17_IN */
1214*443b0df3SLokesh Vutla 	{0x0188, 0, 0},	/* CFG_GPMC_A18_OUT */
1215*443b0df3SLokesh Vutla 	{0x0198, 1989, 612},	/* CFG_GPMC_A1_IN */
1216*443b0df3SLokesh Vutla 	{0x0204, 2218, 912},	/* CFG_GPMC_A2_IN */
1217*443b0df3SLokesh Vutla 	{0x0210, 2168, 963},	/* CFG_GPMC_A3_IN */
1218*443b0df3SLokesh Vutla 	{0x021C, 2196, 813},	/* CFG_GPMC_A4_IN */
1219*443b0df3SLokesh Vutla 	{0x0228, 2082, 782},	/* CFG_GPMC_A5_IN */
1220*443b0df3SLokesh Vutla 	{0x0234, 2098, 407},	/* CFG_GPMC_A6_IN */
1221*443b0df3SLokesh Vutla 	{0x0240, 2343, 585},	/* CFG_GPMC_A7_IN */
1222*443b0df3SLokesh Vutla 	{0x024C, 2030, 685},	/* CFG_GPMC_A8_IN */
1223*443b0df3SLokesh Vutla 	{0x0258, 2116, 832},	/* CFG_GPMC_A9_IN */
1224*443b0df3SLokesh Vutla 	{0x0374, 0, 0},	/* CFG_GPMC_CS2_OUT */
1225*443b0df3SLokesh Vutla 	{0x0590, 1000, 3900},	/* CFG_MCASP5_ACLKX_OUT */
1226*443b0df3SLokesh Vutla 	{0x05AC, 1000, 3800},	/* CFG_MCASP5_FSX_IN */
1227*443b0df3SLokesh Vutla 	{0x06F0, 451, 0},	/* CFG_RGMII0_RXC_IN */
1228*443b0df3SLokesh Vutla 	{0x06FC, 127, 1571},	/* CFG_RGMII0_RXCTL_IN */
1229*443b0df3SLokesh Vutla 	{0x0708, 165, 1178},	/* CFG_RGMII0_RXD0_IN */
1230*443b0df3SLokesh Vutla 	{0x0714, 136, 1302},	/* CFG_RGMII0_RXD1_IN */
1231*443b0df3SLokesh Vutla 	{0x0720, 0, 1520},	/* CFG_RGMII0_RXD2_IN */
1232*443b0df3SLokesh Vutla 	{0x072C, 28, 1690},	/* CFG_RGMII0_RXD3_IN */
1233*443b0df3SLokesh Vutla 	{0x0740, 121, 0},	/* CFG_RGMII0_TXC_OUT */
1234*443b0df3SLokesh Vutla 	{0x074C, 60, 0},	/* CFG_RGMII0_TXCTL_OUT */
1235*443b0df3SLokesh Vutla 	{0x0758, 153, 0},	/* CFG_RGMII0_TXD0_OUT */
1236*443b0df3SLokesh Vutla 	{0x0764, 35, 0},	/* CFG_RGMII0_TXD1_OUT */
1237*443b0df3SLokesh Vutla 	{0x0770, 0, 0},	/* CFG_RGMII0_TXD2_OUT */
1238*443b0df3SLokesh Vutla 	{0x077C, 172, 0},	/* CFG_RGMII0_TXD3_OUT */
1239*443b0df3SLokesh Vutla 	{0x0A70, 147, 0},	/* CFG_VIN2A_D12_OUT */
1240*443b0df3SLokesh Vutla 	{0x0A7C, 110, 0},	/* CFG_VIN2A_D13_OUT */
1241*443b0df3SLokesh Vutla 	{0x0A88, 18, 0},	/* CFG_VIN2A_D14_OUT */
1242*443b0df3SLokesh Vutla 	{0x0A94, 82, 0},	/* CFG_VIN2A_D15_OUT */
1243*443b0df3SLokesh Vutla 	{0x0AA0, 33, 0},	/* CFG_VIN2A_D16_OUT */
1244*443b0df3SLokesh Vutla 	{0x0AAC, 0, 0},	/* CFG_VIN2A_D17_OUT */
1245*443b0df3SLokesh Vutla 	{0x0AB0, 417, 0},	/* CFG_VIN2A_D18_IN */
1246*443b0df3SLokesh Vutla 	{0x0ABC, 156, 843},	/* CFG_VIN2A_D19_IN */
1247*443b0df3SLokesh Vutla 	{0x0AD4, 223, 1413},	/* CFG_VIN2A_D20_IN */
1248*443b0df3SLokesh Vutla 	{0x0AE0, 169, 1415},	/* CFG_VIN2A_D21_IN */
1249*443b0df3SLokesh Vutla 	{0x0AEC, 43, 1150},	/* CFG_VIN2A_D22_IN */
1250*443b0df3SLokesh Vutla 	{0x0AF8, 0, 1210},	/* CFG_VIN2A_D23_IN */
1251*443b0df3SLokesh Vutla 	{0x0B30, 0, 200},	/* CFG_VIN2A_D5_OUT */
1252*443b0df3SLokesh Vutla 	{0x0B9C, 1281, 497},	/* CFG_VOUT1_CLK_OUT */
1253*443b0df3SLokesh Vutla 	{0x0BA8, 379, 0},	/* CFG_VOUT1_D0_OUT */
1254*443b0df3SLokesh Vutla 	{0x0BB4, 441, 0},	/* CFG_VOUT1_D10_OUT */
1255*443b0df3SLokesh Vutla 	{0x0BC0, 461, 0},	/* CFG_VOUT1_D11_OUT */
1256*443b0df3SLokesh Vutla 	{0x0BCC, 1189, 0},	/* CFG_VOUT1_D12_OUT */
1257*443b0df3SLokesh Vutla 	{0x0BD8, 312, 0},	/* CFG_VOUT1_D13_OUT */
1258*443b0df3SLokesh Vutla 	{0x0BE4, 298, 0},	/* CFG_VOUT1_D14_OUT */
1259*443b0df3SLokesh Vutla 	{0x0BF0, 284, 0},	/* CFG_VOUT1_D15_OUT */
1260*443b0df3SLokesh Vutla 	{0x0BFC, 152, 0},	/* CFG_VOUT1_D16_OUT */
1261*443b0df3SLokesh Vutla 	{0x0C08, 216, 0},	/* CFG_VOUT1_D17_OUT */
1262*443b0df3SLokesh Vutla 	{0x0C14, 408, 0},	/* CFG_VOUT1_D18_OUT */
1263*443b0df3SLokesh Vutla 	{0x0C20, 519, 0},	/* CFG_VOUT1_D19_OUT */
1264*443b0df3SLokesh Vutla 	{0x0C2C, 475, 0},	/* CFG_VOUT1_D1_OUT */
1265*443b0df3SLokesh Vutla 	{0x0C38, 316, 0},	/* CFG_VOUT1_D20_OUT */
1266*443b0df3SLokesh Vutla 	{0x0C44, 59, 0},	/* CFG_VOUT1_D21_OUT */
1267*443b0df3SLokesh Vutla 	{0x0C50, 221, 0},	/* CFG_VOUT1_D22_OUT */
1268*443b0df3SLokesh Vutla 	{0x0C5C, 96, 0},	/* CFG_VOUT1_D23_OUT */
1269*443b0df3SLokesh Vutla 	{0x0C68, 264, 0},	/* CFG_VOUT1_D2_OUT */
1270*443b0df3SLokesh Vutla 	{0x0C74, 421, 0},	/* CFG_VOUT1_D3_OUT */
1271*443b0df3SLokesh Vutla 	{0x0C80, 1257, 0},	/* CFG_VOUT1_D4_OUT */
1272*443b0df3SLokesh Vutla 	{0x0C8C, 432, 0},	/* CFG_VOUT1_D5_OUT */
1273*443b0df3SLokesh Vutla 	{0x0C98, 436, 0},	/* CFG_VOUT1_D6_OUT */
1274*443b0df3SLokesh Vutla 	{0x0CA4, 440, 0},	/* CFG_VOUT1_D7_OUT */
1275*443b0df3SLokesh Vutla 	{0x0CB0, 81, 100},	/* CFG_VOUT1_D8_OUT */
1276*443b0df3SLokesh Vutla 	{0x0CBC, 471, 0},	/* CFG_VOUT1_D9_OUT */
1277*443b0df3SLokesh Vutla 	{0x0CC8, 0, 0},	/* CFG_VOUT1_DE_OUT */
1278*443b0df3SLokesh Vutla 	{0x0CE0, 0, 0},	/* CFG_VOUT1_HSYNC_OUT */
1279*443b0df3SLokesh Vutla 	{0x0CEC, 815, 0},	/* CFG_VOUT1_VSYNC_OUT */
1280*443b0df3SLokesh Vutla };
1281*443b0df3SLokesh Vutla 
1282c020d355SSteve Kipisz const struct iodelay_cfg_entry iodelay_cfg_array_am572x_idk[] = {
1283c887bef8SLokesh Vutla 	{0x0114, 1861, 901},	/* CFG_GPMC_A0_IN */
1284c887bef8SLokesh Vutla 	{0x0120, 0, 0},	/* CFG_GPMC_A10_IN */
1285c887bef8SLokesh Vutla 	{0x012C, 1783, 1178},	/* CFG_GPMC_A11_IN */
1286c887bef8SLokesh Vutla 	{0x0138, 1903, 853},	/* CFG_GPMC_A12_IN */
1287c020d355SSteve Kipisz 	{0x0144, 0, 0},	/* CFG_GPMC_A13_IN */
1288c887bef8SLokesh Vutla 	{0x0150, 2575, 966},	/* CFG_GPMC_A14_IN */
1289c887bef8SLokesh Vutla 	{0x015C, 2503, 889},	/* CFG_GPMC_A15_IN */
1290c887bef8SLokesh Vutla 	{0x0168, 2528, 1007},	/* CFG_GPMC_A16_IN */
1291c887bef8SLokesh Vutla 	{0x0170, 0, 0},	/* CFG_GPMC_A16_OUT */
1292c887bef8SLokesh Vutla 	{0x0174, 2533, 980},	/* CFG_GPMC_A17_IN */
1293c887bef8SLokesh Vutla 	{0x0188, 590, 0},	/* CFG_GPMC_A18_OUT */
1294c887bef8SLokesh Vutla 	{0x0198, 1652, 891},	/* CFG_GPMC_A1_IN */
1295c887bef8SLokesh Vutla 	{0x0204, 1888, 1212},	/* CFG_GPMC_A2_IN */
1296c887bef8SLokesh Vutla 	{0x0210, 1839, 1274},	/* CFG_GPMC_A3_IN */
1297c887bef8SLokesh Vutla 	{0x021C, 1868, 1113},	/* CFG_GPMC_A4_IN */
1298c887bef8SLokesh Vutla 	{0x0228, 1757, 1079},	/* CFG_GPMC_A5_IN */
1299c887bef8SLokesh Vutla 	{0x0234, 1800, 670},	/* CFG_GPMC_A6_IN */
1300c887bef8SLokesh Vutla 	{0x0240, 1967, 898},	/* CFG_GPMC_A7_IN */
1301c887bef8SLokesh Vutla 	{0x024C, 1731, 959},	/* CFG_GPMC_A8_IN */
1302c887bef8SLokesh Vutla 	{0x0258, 1766, 1150},	/* CFG_GPMC_A9_IN */
1303c020d355SSteve Kipisz 	{0x0374, 0, 0},	/* CFG_GPMC_CS2_OUT */
1304c887bef8SLokesh Vutla 	{0x0590, 1000, 4200},	/* CFG_MCASP5_ACLKX_OUT */
1305c887bef8SLokesh Vutla 	{0x05AC, 800, 3800},	/* CFG_MCASP5_FSX_IN */
1306e79d2dc7SLokesh Vutla 	{0x06F0, 260, 0},	/* CFG_RGMII0_RXC_IN */
1307e79d2dc7SLokesh Vutla 	{0x06FC, 0, 1412},	/* CFG_RGMII0_RXCTL_IN */
1308e79d2dc7SLokesh Vutla 	{0x0708, 123, 1047},	/* CFG_RGMII0_RXD0_IN */
1309e79d2dc7SLokesh Vutla 	{0x0714, 139, 1081},	/* CFG_RGMII0_RXD1_IN */
1310e79d2dc7SLokesh Vutla 	{0x0720, 195, 1100},	/* CFG_RGMII0_RXD2_IN */
1311e79d2dc7SLokesh Vutla 	{0x072C, 239, 1216},	/* CFG_RGMII0_RXD3_IN */
1312e79d2dc7SLokesh Vutla 	{0x0740, 89, 0},	/* CFG_RGMII0_TXC_OUT */
1313e79d2dc7SLokesh Vutla 	{0x074C, 15, 125},	/* CFG_RGMII0_TXCTL_OUT */
1314e79d2dc7SLokesh Vutla 	{0x0758, 339, 162},	/* CFG_RGMII0_TXD0_OUT */
1315e79d2dc7SLokesh Vutla 	{0x0764, 146, 94},	/* CFG_RGMII0_TXD1_OUT */
1316e79d2dc7SLokesh Vutla 	{0x0770, 0, 27},	/* CFG_RGMII0_TXD2_OUT */
1317e79d2dc7SLokesh Vutla 	{0x077C, 291, 205},	/* CFG_RGMII0_TXD3_OUT */
1318e79d2dc7SLokesh Vutla 	{0x0A70, 0, 0},	/* CFG_VIN2A_D12_OUT */
1319e79d2dc7SLokesh Vutla 	{0x0A7C, 219, 101},	/* CFG_VIN2A_D13_OUT */
1320e79d2dc7SLokesh Vutla 	{0x0A88, 92, 58},	/* CFG_VIN2A_D14_OUT */
1321e79d2dc7SLokesh Vutla 	{0x0A94, 135, 100},	/* CFG_VIN2A_D15_OUT */
1322e79d2dc7SLokesh Vutla 	{0x0AA0, 154, 101},	/* CFG_VIN2A_D16_OUT */
1323e79d2dc7SLokesh Vutla 	{0x0AAC, 78, 27},	/* CFG_VIN2A_D17_OUT */
1324e79d2dc7SLokesh Vutla 	{0x0AB0, 411, 0},	/* CFG_VIN2A_D18_IN */
1325e79d2dc7SLokesh Vutla 	{0x0ABC, 0, 382},	/* CFG_VIN2A_D19_IN */
1326e79d2dc7SLokesh Vutla 	{0x0AD4, 320, 750},	/* CFG_VIN2A_D20_IN */
1327e79d2dc7SLokesh Vutla 	{0x0AE0, 192, 836},	/* CFG_VIN2A_D21_IN */
1328e79d2dc7SLokesh Vutla 	{0x0AEC, 294, 669},	/* CFG_VIN2A_D22_IN */
1329e79d2dc7SLokesh Vutla 	{0x0AF8, 50, 700},	/* CFG_VIN2A_D23_IN */
1330c887bef8SLokesh Vutla 	{0x0B30, 0, 0},	/* CFG_VIN2A_D5_OUT */
1331e79d2dc7SLokesh Vutla 	{0x0B9C, 1126, 751},	/* CFG_VOUT1_CLK_OUT */
1332e79d2dc7SLokesh Vutla 	{0x0BA8, 395, 0},	/* CFG_VOUT1_D0_OUT */
1333e79d2dc7SLokesh Vutla 	{0x0BB4, 282, 0},	/* CFG_VOUT1_D10_OUT */
1334e79d2dc7SLokesh Vutla 	{0x0BC0, 348, 0},	/* CFG_VOUT1_D11_OUT */
1335e79d2dc7SLokesh Vutla 	{0x0BCC, 1240, 0},	/* CFG_VOUT1_D12_OUT */
1336e79d2dc7SLokesh Vutla 	{0x0BD8, 182, 0},	/* CFG_VOUT1_D13_OUT */
1337e79d2dc7SLokesh Vutla 	{0x0BE4, 311, 0},	/* CFG_VOUT1_D14_OUT */
1338e79d2dc7SLokesh Vutla 	{0x0BF0, 285, 0},	/* CFG_VOUT1_D15_OUT */
1339e79d2dc7SLokesh Vutla 	{0x0BFC, 166, 0},	/* CFG_VOUT1_D16_OUT */
1340e79d2dc7SLokesh Vutla 	{0x0C08, 278, 0},	/* CFG_VOUT1_D17_OUT */
1341e79d2dc7SLokesh Vutla 	{0x0C14, 425, 0},	/* CFG_VOUT1_D18_OUT */
1342e79d2dc7SLokesh Vutla 	{0x0C20, 516, 0},	/* CFG_VOUT1_D19_OUT */
1343e79d2dc7SLokesh Vutla 	{0x0C2C, 521, 0},	/* CFG_VOUT1_D1_OUT */
1344e79d2dc7SLokesh Vutla 	{0x0C38, 386, 0},	/* CFG_VOUT1_D20_OUT */
1345e79d2dc7SLokesh Vutla 	{0x0C44, 111, 0},	/* CFG_VOUT1_D21_OUT */
1346e79d2dc7SLokesh Vutla 	{0x0C50, 227, 0},	/* CFG_VOUT1_D22_OUT */
1347e79d2dc7SLokesh Vutla 	{0x0C5C, 0, 0},	/* CFG_VOUT1_D23_OUT */
1348e79d2dc7SLokesh Vutla 	{0x0C68, 282, 0},	/* CFG_VOUT1_D2_OUT */
1349e79d2dc7SLokesh Vutla 	{0x0C74, 438, 0},	/* CFG_VOUT1_D3_OUT */
1350e79d2dc7SLokesh Vutla 	{0x0C80, 1298, 0},	/* CFG_VOUT1_D4_OUT */
1351e79d2dc7SLokesh Vutla 	{0x0C8C, 397, 0},	/* CFG_VOUT1_D5_OUT */
1352e79d2dc7SLokesh Vutla 	{0x0C98, 321, 0},	/* CFG_VOUT1_D6_OUT */
1353e79d2dc7SLokesh Vutla 	{0x0CA4, 155, 309},	/* CFG_VOUT1_D7_OUT */
1354e79d2dc7SLokesh Vutla 	{0x0CB0, 212, 0},	/* CFG_VOUT1_D8_OUT */
1355e79d2dc7SLokesh Vutla 	{0x0CBC, 466, 0},	/* CFG_VOUT1_D9_OUT */
1356e79d2dc7SLokesh Vutla 	{0x0CC8, 0, 0},	/* CFG_VOUT1_DE_OUT */
1357e79d2dc7SLokesh Vutla 	{0x0CE0, 0, 0},	/* CFG_VOUT1_HSYNC_OUT */
1358e79d2dc7SLokesh Vutla 	{0x0CEC, 139, 701},	/* CFG_VOUT1_VSYNC_OUT */
1359c020d355SSteve Kipisz };
13604d8397c6SSteve Kipisz 
13614d8397c6SSteve Kipisz const struct iodelay_cfg_entry iodelay_cfg_array_am571x_idk[] = {
13622d7e9e9dSLokesh Vutla 	{0x0114, 1873, 702},	/* CFG_GPMC_A0_IN */
13632d7e9e9dSLokesh Vutla 	{0x0120, 0, 0},	/* CFG_GPMC_A10_IN */
13642d7e9e9dSLokesh Vutla 	{0x012C, 1851, 1011},	/* CFG_GPMC_A11_IN */
13652d7e9e9dSLokesh Vutla 	{0x0138, 2009, 601},	/* CFG_GPMC_A12_IN */
13664d8397c6SSteve Kipisz 	{0x0144, 0, 0},	/* CFG_GPMC_A13_IN */
13672d7e9e9dSLokesh Vutla 	{0x0150, 2247, 1186},	/* CFG_GPMC_A14_IN */
13682d7e9e9dSLokesh Vutla 	{0x015C, 2176, 1197},	/* CFG_GPMC_A15_IN */
13692d7e9e9dSLokesh Vutla 	{0x0168, 2229, 1268},	/* CFG_GPMC_A16_IN */
13704d8397c6SSteve Kipisz 	{0x0170, 0, 0},	/* CFG_GPMC_A16_OUT */
13712d7e9e9dSLokesh Vutla 	{0x0174, 2251, 1217},	/* CFG_GPMC_A17_IN */
13724d8397c6SSteve Kipisz 	{0x0188, 0, 0},	/* CFG_GPMC_A18_OUT */
13732d7e9e9dSLokesh Vutla 	{0x0198, 1629, 772},	/* CFG_GPMC_A1_IN */
13742d7e9e9dSLokesh Vutla 	{0x0204, 1734, 898},	/* CFG_GPMC_A2_IN */
13752d7e9e9dSLokesh Vutla 	{0x0210, 1757, 1076},	/* CFG_GPMC_A3_IN */
13762d7e9e9dSLokesh Vutla 	{0x021C, 1794, 893},	/* CFG_GPMC_A4_IN */
13772d7e9e9dSLokesh Vutla 	{0x0228, 1726, 853},	/* CFG_GPMC_A5_IN */
13782d7e9e9dSLokesh Vutla 	{0x0234, 1792, 612},	/* CFG_GPMC_A6_IN */
13792d7e9e9dSLokesh Vutla 	{0x0240, 2117, 610},	/* CFG_GPMC_A7_IN */
13802d7e9e9dSLokesh Vutla 	{0x024C, 1758, 653},	/* CFG_GPMC_A8_IN */
13812d7e9e9dSLokesh Vutla 	{0x0258, 1705, 899},	/* CFG_GPMC_A9_IN */
13822d7e9e9dSLokesh Vutla 	{0x0374, 0, 0},	/* CFG_GPMC_CS2_OUT */
13834d8397c6SSteve Kipisz 	{0x06F0, 413, 0},	/* CFG_RGMII0_RXC_IN */
13844d8397c6SSteve Kipisz 	{0x06FC, 27, 2296},	/* CFG_RGMII0_RXCTL_IN */
13854d8397c6SSteve Kipisz 	{0x0708, 3, 1721},	/* CFG_RGMII0_RXD0_IN */
13864d8397c6SSteve Kipisz 	{0x0714, 134, 1786},	/* CFG_RGMII0_RXD1_IN */
13874d8397c6SSteve Kipisz 	{0x0720, 40, 1966},	/* CFG_RGMII0_RXD2_IN */
13884d8397c6SSteve Kipisz 	{0x072C, 0, 2057},	/* CFG_RGMII0_RXD3_IN */
13894d8397c6SSteve Kipisz 	{0x0740, 0, 60},	/* CFG_RGMII0_TXC_OUT */
13904d8397c6SSteve Kipisz 	{0x074C, 0, 60},	/* CFG_RGMII0_TXCTL_OUT */
13914d8397c6SSteve Kipisz 	{0x0758, 0, 60},	/* CFG_RGMII0_TXD0_OUT */
13924d8397c6SSteve Kipisz 	{0x0764, 0, 0},	/* CFG_RGMII0_TXD1_OUT */
13934d8397c6SSteve Kipisz 	{0x0770, 0, 60},	/* CFG_RGMII0_TXD2_OUT */
13944d8397c6SSteve Kipisz 	{0x077C, 0, 120},	/* CFG_RGMII0_TXD3_OUT */
13954d8397c6SSteve Kipisz 	{0x0A70, 0, 0},	/* CFG_VIN2A_D12_OUT */
13964d8397c6SSteve Kipisz 	{0x0A7C, 170, 0},	/* CFG_VIN2A_D13_OUT */
13974d8397c6SSteve Kipisz 	{0x0A88, 150, 0},	/* CFG_VIN2A_D14_OUT */
13984d8397c6SSteve Kipisz 	{0x0A94, 0, 0},	/* CFG_VIN2A_D15_OUT */
13994d8397c6SSteve Kipisz 	{0x0AA0, 60, 0},	/* CFG_VIN2A_D16_OUT */
14004d8397c6SSteve Kipisz 	{0x0AAC, 60, 0},	/* CFG_VIN2A_D17_OUT */
14014d8397c6SSteve Kipisz 	{0x0AB0, 530, 0},	/* CFG_VIN2A_D18_IN */
14024d8397c6SSteve Kipisz 	{0x0ABC, 71, 1099},	/* CFG_VIN2A_D19_IN */
14034d8397c6SSteve Kipisz 	{0x0AD4, 142, 1337},	/* CFG_VIN2A_D20_IN */
14044d8397c6SSteve Kipisz 	{0x0AE0, 114, 1517},	/* CFG_VIN2A_D21_IN */
14054d8397c6SSteve Kipisz 	{0x0AEC, 171, 1331},	/* CFG_VIN2A_D22_IN */
14064d8397c6SSteve Kipisz 	{0x0AF8, 0, 1328},	/* CFG_VIN2A_D23_IN */
14074d8397c6SSteve Kipisz };
14084d8397c6SSteve Kipisz 
14092d7e9e9dSLokesh Vutla const struct iodelay_cfg_entry iodelay_cfg_array_am571x_idk_4port[] = {
14102d7e9e9dSLokesh Vutla 	{0x0588, 2100, 1959},	/* CFG_MCASP5_ACLKX_IN */
14112d7e9e9dSLokesh Vutla 	{0x05AC, 2100, 1780},	/* CFG_MCASP5_FSX_IN */
14122d7e9e9dSLokesh Vutla 	{0x0B30, 0, 400},	/* CFG_VIN2A_D5_OUT */
14132d7e9e9dSLokesh Vutla };
141474cc8b09SKipisz, Steven #endif
141574cc8b09SKipisz, Steven #endif /* _MUX_DATA_BEAGLE_X15_H_ */
1416