1 /* 2 * mux.c 3 * 4 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/ 5 * 6 * This program is free software; you can redistribute it and/or 7 * modify it under the terms of the GNU General Public License as 8 * published by the Free Software Foundation version 2. 9 * 10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any 11 * kind, whether express or implied; without even the implied warranty 12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13 * GNU General Public License for more details. 14 */ 15 16 #include <common.h> 17 #include <asm/arch/sys_proto.h> 18 #include <asm/arch/hardware.h> 19 #include <asm/arch/mux.h> 20 #include <asm/io.h> 21 #include <i2c.h> 22 #include "board.h" 23 24 static struct module_pin_mux uart0_pin_mux[] = { 25 {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */ 26 {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */ 27 {-1}, 28 }; 29 30 static struct module_pin_mux uart1_pin_mux[] = { 31 {OFFSET(uart1_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART1_RXD */ 32 {OFFSET(uart1_txd), (MODE(0) | PULLUDEN)}, /* UART1_TXD */ 33 {-1}, 34 }; 35 36 static struct module_pin_mux uart2_pin_mux[] = { 37 {OFFSET(spi0_sclk), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART2_RXD */ 38 {OFFSET(spi0_d0), (MODE(1) | PULLUDEN)}, /* UART2_TXD */ 39 {-1}, 40 }; 41 42 static struct module_pin_mux uart3_pin_mux[] = { 43 {OFFSET(spi0_cs1), (MODE(1) | PULLUP_EN | RXACTIVE)}, /* UART3_RXD */ 44 {OFFSET(ecap0_in_pwm0_out), (MODE(1) | PULLUDEN)}, /* UART3_TXD */ 45 {-1}, 46 }; 47 48 static struct module_pin_mux uart4_pin_mux[] = { 49 {OFFSET(gpmc_wait0), (MODE(6) | PULLUP_EN | RXACTIVE)}, /* UART4_RXD */ 50 {OFFSET(gpmc_wpn), (MODE(6) | PULLUDEN)}, /* UART4_TXD */ 51 {-1}, 52 }; 53 54 static struct module_pin_mux uart5_pin_mux[] = { 55 {OFFSET(lcd_data9), (MODE(4) | PULLUP_EN | RXACTIVE)}, /* UART5_RXD */ 56 {OFFSET(lcd_data8), (MODE(4) | PULLUDEN)}, /* UART5_TXD */ 57 {-1}, 58 }; 59 60 static struct module_pin_mux mmc0_pin_mux[] = { 61 {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */ 62 {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */ 63 {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */ 64 {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */ 65 {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */ 66 {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */ 67 {OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)}, /* MMC0_WP */ 68 {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */ 69 {-1}, 70 }; 71 72 static struct module_pin_mux mmc0_no_cd_pin_mux[] = { 73 {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */ 74 {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */ 75 {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */ 76 {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */ 77 {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */ 78 {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */ 79 {OFFSET(mcasp0_aclkr), (MODE(4) | RXACTIVE)}, /* MMC0_WP */ 80 {-1}, 81 }; 82 83 static struct module_pin_mux mmc0_pin_mux_sk_evm[] = { 84 {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */ 85 {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */ 86 {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */ 87 {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */ 88 {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */ 89 {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */ 90 {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */ 91 {-1}, 92 }; 93 94 static struct module_pin_mux mmc1_pin_mux[] = { 95 {OFFSET(gpmc_ad3), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT3 */ 96 {OFFSET(gpmc_ad2), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT2 */ 97 {OFFSET(gpmc_ad1), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT1 */ 98 {OFFSET(gpmc_ad0), (MODE(1) | RXACTIVE | PULLUP_EN)}, /* MMC1_DAT0 */ 99 {OFFSET(gpmc_csn1), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CLK */ 100 {OFFSET(gpmc_csn2), (MODE(2) | RXACTIVE | PULLUP_EN)}, /* MMC1_CMD */ 101 {OFFSET(gpmc_csn0), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* MMC1_WP */ 102 {OFFSET(gpmc_advn_ale), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* MMC1_CD */ 103 {-1}, 104 }; 105 106 static struct module_pin_mux i2c0_pin_mux[] = { 107 {OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | 108 PULLUDEN | SLEWCTRL)}, /* I2C_DATA */ 109 {OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | 110 PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */ 111 {-1}, 112 }; 113 114 static struct module_pin_mux i2c1_pin_mux[] = { 115 {OFFSET(spi0_d1), (MODE(2) | RXACTIVE | 116 PULLUDEN | SLEWCTRL)}, /* I2C_DATA */ 117 {OFFSET(spi0_cs0), (MODE(2) | RXACTIVE | 118 PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */ 119 {-1}, 120 }; 121 122 static struct module_pin_mux spi0_pin_mux[] = { 123 {OFFSET(spi0_sclk), (MODE(0) | RXACTIVE | PULLUDEN)}, /* SPI0_SCLK */ 124 {OFFSET(spi0_d0), (MODE(0) | RXACTIVE | 125 PULLUDEN | PULLUP_EN)}, /* SPI0_D0 */ 126 {OFFSET(spi0_d1), (MODE(0) | RXACTIVE | PULLUDEN)}, /* SPI0_D1 */ 127 {OFFSET(spi0_cs0), (MODE(0) | RXACTIVE | 128 PULLUDEN | PULLUP_EN)}, /* SPI0_CS0 */ 129 {-1}, 130 }; 131 132 static struct module_pin_mux gpio0_7_pin_mux[] = { 133 {OFFSET(ecap0_in_pwm0_out), (MODE(7) | PULLUDEN)}, /* GPIO0_7 */ 134 {-1}, 135 }; 136 137 static struct module_pin_mux rgmii1_pin_mux[] = { 138 {OFFSET(mii1_txen), MODE(2)}, /* RGMII1_TCTL */ 139 {OFFSET(mii1_rxdv), MODE(2) | RXACTIVE}, /* RGMII1_RCTL */ 140 {OFFSET(mii1_txd3), MODE(2)}, /* RGMII1_TD3 */ 141 {OFFSET(mii1_txd2), MODE(2)}, /* RGMII1_TD2 */ 142 {OFFSET(mii1_txd1), MODE(2)}, /* RGMII1_TD1 */ 143 {OFFSET(mii1_txd0), MODE(2)}, /* RGMII1_TD0 */ 144 {OFFSET(mii1_txclk), MODE(2)}, /* RGMII1_TCLK */ 145 {OFFSET(mii1_rxclk), MODE(2) | RXACTIVE}, /* RGMII1_RCLK */ 146 {OFFSET(mii1_rxd3), MODE(2) | RXACTIVE}, /* RGMII1_RD3 */ 147 {OFFSET(mii1_rxd2), MODE(2) | RXACTIVE}, /* RGMII1_RD2 */ 148 {OFFSET(mii1_rxd1), MODE(2) | RXACTIVE}, /* RGMII1_RD1 */ 149 {OFFSET(mii1_rxd0), MODE(2) | RXACTIVE}, /* RGMII1_RD0 */ 150 {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */ 151 {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */ 152 {-1}, 153 }; 154 155 static struct module_pin_mux mii1_pin_mux[] = { 156 {OFFSET(mii1_rxerr), MODE(0) | RXACTIVE}, /* MII1_RXERR */ 157 {OFFSET(mii1_txen), MODE(0)}, /* MII1_TXEN */ 158 {OFFSET(mii1_rxdv), MODE(0) | RXACTIVE}, /* MII1_RXDV */ 159 {OFFSET(mii1_txd3), MODE(0)}, /* MII1_TXD3 */ 160 {OFFSET(mii1_txd2), MODE(0)}, /* MII1_TXD2 */ 161 {OFFSET(mii1_txd1), MODE(0)}, /* MII1_TXD1 */ 162 {OFFSET(mii1_txd0), MODE(0)}, /* MII1_TXD0 */ 163 {OFFSET(mii1_txclk), MODE(0) | RXACTIVE}, /* MII1_TXCLK */ 164 {OFFSET(mii1_rxclk), MODE(0) | RXACTIVE}, /* MII1_RXCLK */ 165 {OFFSET(mii1_rxd3), MODE(0) | RXACTIVE}, /* MII1_RXD3 */ 166 {OFFSET(mii1_rxd2), MODE(0) | RXACTIVE}, /* MII1_RXD2 */ 167 {OFFSET(mii1_rxd1), MODE(0) | RXACTIVE}, /* MII1_RXD1 */ 168 {OFFSET(mii1_rxd0), MODE(0) | RXACTIVE}, /* MII1_RXD0 */ 169 {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */ 170 {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */ 171 {-1}, 172 }; 173 174 void enable_uart0_pin_mux(void) 175 { 176 configure_module_pin_mux(uart0_pin_mux); 177 } 178 179 void enable_uart1_pin_mux(void) 180 { 181 configure_module_pin_mux(uart1_pin_mux); 182 } 183 184 void enable_uart2_pin_mux(void) 185 { 186 configure_module_pin_mux(uart2_pin_mux); 187 } 188 189 void enable_uart3_pin_mux(void) 190 { 191 configure_module_pin_mux(uart3_pin_mux); 192 } 193 194 void enable_uart4_pin_mux(void) 195 { 196 configure_module_pin_mux(uart4_pin_mux); 197 } 198 199 void enable_uart5_pin_mux(void) 200 { 201 configure_module_pin_mux(uart5_pin_mux); 202 } 203 204 void enable_i2c0_pin_mux(void) 205 { 206 configure_module_pin_mux(i2c0_pin_mux); 207 } 208 209 /* 210 * The AM335x GP EVM, if daughter card(s) are connected, can have 8 211 * different profiles. These profiles determine what peripherals are 212 * valid and need pinmux to be configured. 213 */ 214 #define PROFILE_NONE 0x0 215 #define PROFILE_0 (1 << 0) 216 #define PROFILE_1 (1 << 1) 217 #define PROFILE_2 (1 << 2) 218 #define PROFILE_3 (1 << 3) 219 #define PROFILE_4 (1 << 4) 220 #define PROFILE_5 (1 << 5) 221 #define PROFILE_6 (1 << 6) 222 #define PROFILE_7 (1 << 7) 223 #define PROFILE_MASK 0x7 224 #define PROFILE_ALL 0xFF 225 226 /* CPLD registers */ 227 #define I2C_CPLD_ADDR 0x35 228 #define CFG_REG 0x10 229 230 static unsigned short detect_daughter_board_profile(void) 231 { 232 unsigned short val; 233 234 if (i2c_probe(I2C_CPLD_ADDR)) 235 return PROFILE_NONE; 236 237 if (i2c_read(I2C_CPLD_ADDR, CFG_REG, 1, (unsigned char *)(&val), 2)) 238 return PROFILE_NONE; 239 240 return (1 << (val & PROFILE_MASK)); 241 } 242 243 void enable_board_pin_mux(struct am335x_baseboard_id *header) 244 { 245 /* Do board-specific muxes. */ 246 if (!strncmp(header->name, "A335BONE", HDR_NAME_LEN)) { 247 /* Beaglebone pinmux */ 248 configure_module_pin_mux(i2c1_pin_mux); 249 configure_module_pin_mux(mii1_pin_mux); 250 configure_module_pin_mux(mmc0_pin_mux); 251 configure_module_pin_mux(mmc1_pin_mux); 252 } else if (!strncmp(header->config, "SKU#01", 6)) { 253 /* General Purpose EVM */ 254 unsigned short profile = detect_daughter_board_profile(); 255 configure_module_pin_mux(rgmii1_pin_mux); 256 configure_module_pin_mux(mmc0_pin_mux); 257 /* In profile #2 i2c1 and spi0 conflict. */ 258 if (profile & ~PROFILE_2) 259 configure_module_pin_mux(i2c1_pin_mux); 260 else if (profile == PROFILE_2) { 261 configure_module_pin_mux(mmc1_pin_mux); 262 configure_module_pin_mux(spi0_pin_mux); 263 } 264 } else if (!strncmp(header->config, "SKU#02", 6)) { 265 /* 266 * Industrial Motor Control (IDK) 267 * note: IDK console is on UART3 by default. 268 * So u-boot mus be build with CONFIG_SERIAL4 and 269 * CONFIG_CONS_INDEX=4 270 */ 271 configure_module_pin_mux(mii1_pin_mux); 272 configure_module_pin_mux(mmc0_no_cd_pin_mux); 273 } else if (!strncmp(header->name, "A335X_SK", HDR_NAME_LEN)) { 274 /* Starter Kit EVM */ 275 configure_module_pin_mux(i2c1_pin_mux); 276 configure_module_pin_mux(gpio0_7_pin_mux); 277 configure_module_pin_mux(rgmii1_pin_mux); 278 configure_module_pin_mux(mmc0_pin_mux_sk_evm); 279 } else if (!strncmp(header->name, "A335BNLT", HDR_NAME_LEN)) { 280 /* Beaglebone LT pinmux */ 281 configure_module_pin_mux(i2c1_pin_mux); 282 configure_module_pin_mux(mii1_pin_mux); 283 configure_module_pin_mux(mmc0_pin_mux); 284 configure_module_pin_mux(mmc1_pin_mux); 285 } else { 286 puts("Unknown board, cannot configure pinmux."); 287 hang(); 288 } 289 } 290