11fdabeddSStefano Babic /*
21fdabeddSStefano Babic  * Copyright (C) 2011
31fdabeddSStefano Babic  * Stefano Babic, DENX Software Engineering, sbabic@denx.de.
41fdabeddSStefano Babic  *
51fdabeddSStefano Babic  * Copyright (C) 2009 TechNexion Ltd.
61fdabeddSStefano Babic  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
81fdabeddSStefano Babic  */
91fdabeddSStefano Babic 
101fdabeddSStefano Babic #include <common.h>
111fdabeddSStefano Babic #include <netdev.h>
1262986875SStefano Babic #include <malloc.h>
131fdabeddSStefano Babic #include <fpga.h>
1462986875SStefano Babic #include <video_fb.h>
151fdabeddSStefano Babic #include <asm/io.h>
161fdabeddSStefano Babic #include <asm/arch/mem.h>
171fdabeddSStefano Babic #include <asm/arch/mux.h>
181fdabeddSStefano Babic #include <asm/arch/sys_proto.h>
191fdabeddSStefano Babic #include <asm/omap_gpio.h>
201fdabeddSStefano Babic #include <asm/arch/mmc_host_def.h>
2162986875SStefano Babic #include <asm/arch/dss.h>
22af1d002fSLokesh Vutla #include <asm/arch/clock.h>
231fdabeddSStefano Babic #include <i2c.h>
241fdabeddSStefano Babic #include <spartan3.h>
251fdabeddSStefano Babic #include <asm/gpio.h>
261fdabeddSStefano Babic #ifdef CONFIG_USB_EHCI
271fdabeddSStefano Babic #include <usb.h>
281fdabeddSStefano Babic #include <asm/ehci-omap.h>
291fdabeddSStefano Babic #endif
301fdabeddSStefano Babic #include "mt_ventoux.h"
311fdabeddSStefano Babic 
321fdabeddSStefano Babic DECLARE_GLOBAL_DATA_PTR;
331fdabeddSStefano Babic 
34ff530fc7SStefano Babic #define BUZZER		140
35ff530fc7SStefano Babic #define SPEAKER		141
369f670540SStefano Babic #define USB1_PWR	127
379f670540SStefano Babic #define USB2_PWR	149
38ff530fc7SStefano Babic 
391fdabeddSStefano Babic #ifndef CONFIG_FPGA
401fdabeddSStefano Babic #error "The Teejet mt_ventoux must have CONFIG_FPGA enabled"
411fdabeddSStefano Babic #endif
421fdabeddSStefano Babic 
431fdabeddSStefano Babic #define FPGA_RESET	62
441fdabeddSStefano Babic #define FPGA_PROG	116
451fdabeddSStefano Babic #define FPGA_CCLK	117
461fdabeddSStefano Babic #define FPGA_DIN	118
471fdabeddSStefano Babic #define FPGA_INIT	119
481fdabeddSStefano Babic #define FPGA_DONE	154
491fdabeddSStefano Babic 
5062986875SStefano Babic #define LCD_PWR		138
5162986875SStefano Babic #define LCD_PON_PIN	139
5262986875SStefano Babic 
5362986875SStefano Babic #if defined(CONFIG_VIDEO) && !defined(CONFIG_SPL_BUILD)
5462986875SStefano Babic static struct {
5562986875SStefano Babic 	u32 xres;
5662986875SStefano Babic 	u32 yres;
5762986875SStefano Babic } panel_resolution[] = {
5862986875SStefano Babic 	{ 480, 272 },
5962986875SStefano Babic 	{ 800, 480 }
6062986875SStefano Babic };
6162986875SStefano Babic 
6262986875SStefano Babic static struct panel_config lcd_cfg[] = {
6362986875SStefano Babic 	{
64fe2d59a1SStefano Babic 	.timing_h       = PANEL_TIMING_H(40, 5, 2),
65fe2d59a1SStefano Babic 	.timing_v       = PANEL_TIMING_V(8, 8, 2),
66fe2d59a1SStefano Babic 	.pol_freq       = 0x00003000, /* Pol Freq */
67fe2d59a1SStefano Babic 	.divisor        = 0x00010033, /* 9 Mhz Pixel Clock */
6862986875SStefano Babic 	.panel_type     = 0x01, /* TFT */
6962986875SStefano Babic 	.data_lines     = 0x03, /* 24 Bit RGB */
7062986875SStefano Babic 	.load_mode      = 0x02, /* Frame Mode */
7162986875SStefano Babic 	.panel_color	= 0,
72bcc6cc9bSNikita Kiryanov 	.gfx_format	= GFXFORMAT_RGB24_UNPACKED,
7362986875SStefano Babic 	},
7462986875SStefano Babic 	{
7562986875SStefano Babic 	.timing_h       = PANEL_TIMING_H(20, 192, 4),
7662986875SStefano Babic 	.timing_v       = PANEL_TIMING_V(2, 20, 10),
7762986875SStefano Babic 	.pol_freq       = 0x00004000, /* Pol Freq */
7862986875SStefano Babic 	.divisor        = 0x0001000E, /* 36Mhz Pixel Clock */
7962986875SStefano Babic 	.panel_type     = 0x01, /* TFT */
8062986875SStefano Babic 	.data_lines     = 0x03, /* 24 Bit RGB */
8162986875SStefano Babic 	.load_mode      = 0x02, /* Frame Mode */
8262986875SStefano Babic 	.panel_color	= 0,
83bcc6cc9bSNikita Kiryanov 	.gfx_format	= GFXFORMAT_RGB24_UNPACKED,
8462986875SStefano Babic 	}
8562986875SStefano Babic };
8662986875SStefano Babic #endif
8762986875SStefano Babic 
881fdabeddSStefano Babic /* Timing definitions for FPGA */
891fdabeddSStefano Babic static const u32 gpmc_fpga[] = {
901fdabeddSStefano Babic 	FPGA_GPMC_CONFIG1,
911fdabeddSStefano Babic 	FPGA_GPMC_CONFIG2,
921fdabeddSStefano Babic 	FPGA_GPMC_CONFIG3,
931fdabeddSStefano Babic 	FPGA_GPMC_CONFIG4,
941fdabeddSStefano Babic 	FPGA_GPMC_CONFIG5,
951fdabeddSStefano Babic 	FPGA_GPMC_CONFIG6,
961fdabeddSStefano Babic };
971fdabeddSStefano Babic 
981fdabeddSStefano Babic #ifdef CONFIG_USB_EHCI
991fdabeddSStefano Babic static struct omap_usbhs_board_data usbhs_bdata = {
1001fdabeddSStefano Babic 	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
1011fdabeddSStefano Babic 	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
1021fdabeddSStefano Babic 	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
1031fdabeddSStefano Babic };
1041fdabeddSStefano Babic 
105127efc4fSTroy Kisky int ehci_hcd_init(int index, enum usb_init_type init,
106127efc4fSTroy Kisky 		struct ehci_hccr **hccr, struct ehci_hcor **hcor)
1071fdabeddSStefano Babic {
10816297cfbSMateusz Zalega 	return omap_ehci_hcd_init(index, &usbhs_bdata, hccr, hcor);
1091fdabeddSStefano Babic }
1101fdabeddSStefano Babic 
111676ae068SLucas Stach int ehci_hcd_stop(int index)
1121fdabeddSStefano Babic {
1131fdabeddSStefano Babic 	return omap_ehci_hcd_stop();
1141fdabeddSStefano Babic }
1151fdabeddSStefano Babic #endif
1161fdabeddSStefano Babic 
1171fdabeddSStefano Babic 
1181fdabeddSStefano Babic static inline void fpga_reset(int nassert)
1191fdabeddSStefano Babic {
1201fdabeddSStefano Babic 	gpio_set_value(FPGA_RESET, !nassert);
1211fdabeddSStefano Babic }
1221fdabeddSStefano Babic 
1231fdabeddSStefano Babic int fpga_pgm_fn(int nassert, int nflush, int cookie)
1241fdabeddSStefano Babic {
1251fdabeddSStefano Babic 	debug("%s:%d: FPGA PROGRAM ", __func__, __LINE__);
1261fdabeddSStefano Babic 
1271fdabeddSStefano Babic 	gpio_set_value(FPGA_PROG, !nassert);
1281fdabeddSStefano Babic 
1291fdabeddSStefano Babic 	return nassert;
1301fdabeddSStefano Babic }
1311fdabeddSStefano Babic 
1321fdabeddSStefano Babic int fpga_init_fn(int cookie)
1331fdabeddSStefano Babic {
1341fdabeddSStefano Babic 	return !gpio_get_value(FPGA_INIT);
1351fdabeddSStefano Babic }
1361fdabeddSStefano Babic 
1371fdabeddSStefano Babic int fpga_done_fn(int cookie)
1381fdabeddSStefano Babic {
1391fdabeddSStefano Babic 	return gpio_get_value(FPGA_DONE);
1401fdabeddSStefano Babic }
1411fdabeddSStefano Babic 
1421fdabeddSStefano Babic int fpga_pre_config_fn(int cookie)
1431fdabeddSStefano Babic {
1441fdabeddSStefano Babic 	debug("%s:%d: FPGA pre-configuration\n", __func__, __LINE__);
1451fdabeddSStefano Babic 
1461fdabeddSStefano Babic 	/* Setting GPIOs for programming Mode */
1471fdabeddSStefano Babic 	gpio_request(FPGA_RESET, "FPGA_RESET");
1481fdabeddSStefano Babic 	gpio_direction_output(FPGA_RESET, 1);
1491fdabeddSStefano Babic 	gpio_request(FPGA_PROG, "FPGA_PROG");
1501fdabeddSStefano Babic 	gpio_direction_output(FPGA_PROG, 1);
1511fdabeddSStefano Babic 	gpio_request(FPGA_CCLK, "FPGA_CCLK");
1521fdabeddSStefano Babic 	gpio_direction_output(FPGA_CCLK, 1);
1531fdabeddSStefano Babic 	gpio_request(FPGA_DIN, "FPGA_DIN");
1541fdabeddSStefano Babic 	gpio_direction_output(FPGA_DIN, 0);
1551fdabeddSStefano Babic 	gpio_request(FPGA_INIT, "FPGA_INIT");
1561fdabeddSStefano Babic 	gpio_direction_input(FPGA_INIT);
1571fdabeddSStefano Babic 	gpio_request(FPGA_DONE, "FPGA_DONE");
1581fdabeddSStefano Babic 	gpio_direction_input(FPGA_DONE);
1591fdabeddSStefano Babic 
1601fdabeddSStefano Babic 	/* Be sure that signal are deasserted */
1611fdabeddSStefano Babic 	gpio_set_value(FPGA_RESET, 1);
1621fdabeddSStefano Babic 	gpio_set_value(FPGA_PROG, 1);
1631fdabeddSStefano Babic 
1641fdabeddSStefano Babic 	return 0;
1651fdabeddSStefano Babic }
1661fdabeddSStefano Babic 
1671fdabeddSStefano Babic int fpga_post_config_fn(int cookie)
1681fdabeddSStefano Babic {
1691fdabeddSStefano Babic 	debug("%s:%d: FPGA post-configuration\n", __func__, __LINE__);
1701fdabeddSStefano Babic 
171472d5460SYork Sun 	fpga_reset(true);
1721fdabeddSStefano Babic 	udelay(100);
173472d5460SYork Sun 	fpga_reset(false);
1741fdabeddSStefano Babic 
1751fdabeddSStefano Babic 	return 0;
1761fdabeddSStefano Babic }
1771fdabeddSStefano Babic 
1781fdabeddSStefano Babic /* Write program to the FPGA */
1791fdabeddSStefano Babic int fpga_wr_fn(int nassert_write, int flush, int cookie)
1801fdabeddSStefano Babic {
1811fdabeddSStefano Babic 	gpio_set_value(FPGA_DIN, nassert_write);
1821fdabeddSStefano Babic 
1831fdabeddSStefano Babic 	return nassert_write;
1841fdabeddSStefano Babic }
1851fdabeddSStefano Babic 
1861fdabeddSStefano Babic int fpga_clk_fn(int assert_clk, int flush, int cookie)
1871fdabeddSStefano Babic {
1881fdabeddSStefano Babic 	gpio_set_value(FPGA_CCLK, assert_clk);
1891fdabeddSStefano Babic 
1901fdabeddSStefano Babic 	return assert_clk;
1911fdabeddSStefano Babic }
1921fdabeddSStefano Babic 
1932a6e3869SMichal Simek xilinx_spartan3_slave_serial_fns mt_ventoux_fpga_fns = {
1941fdabeddSStefano Babic 	fpga_pre_config_fn,
1951fdabeddSStefano Babic 	fpga_pgm_fn,
1961fdabeddSStefano Babic 	fpga_clk_fn,
1971fdabeddSStefano Babic 	fpga_init_fn,
1981fdabeddSStefano Babic 	fpga_done_fn,
1991fdabeddSStefano Babic 	fpga_wr_fn,
2001fdabeddSStefano Babic 	fpga_post_config_fn,
2011fdabeddSStefano Babic };
2021fdabeddSStefano Babic 
203*f8c1be98SMichal Simek xilinx_desc fpga = XILINX_XC6SLX4_DESC(slave_serial,
2041fdabeddSStefano Babic 			(void *)&mt_ventoux_fpga_fns, 0);
2051fdabeddSStefano Babic 
2061fdabeddSStefano Babic /* Initialize the FPGA */
2071fdabeddSStefano Babic static void mt_ventoux_init_fpga(void)
2081fdabeddSStefano Babic {
2091fdabeddSStefano Babic 	fpga_pre_config_fn(0);
2101fdabeddSStefano Babic 
2111fdabeddSStefano Babic 	/* Setting CS1 for FPGA access */
2121fdabeddSStefano Babic 	enable_gpmc_cs_config(gpmc_fpga, &gpmc_cfg->cs[1],
2131fdabeddSStefano Babic 		FPGA_BASE_ADDR, GPMC_SIZE_128M);
2141fdabeddSStefano Babic 
2151fdabeddSStefano Babic 	fpga_init();
2161fdabeddSStefano Babic 	fpga_add(fpga_xilinx, &fpga);
2171fdabeddSStefano Babic }
2181fdabeddSStefano Babic 
2191fdabeddSStefano Babic /*
2201fdabeddSStefano Babic  * Routine: board_init
2211fdabeddSStefano Babic  * Description: Early hardware init.
2221fdabeddSStefano Babic  */
2231fdabeddSStefano Babic int board_init(void)
2241fdabeddSStefano Babic {
2251fdabeddSStefano Babic 	gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
2261fdabeddSStefano Babic 
2271fdabeddSStefano Babic 	/* boot param addr */
2281fdabeddSStefano Babic 	gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
2291fdabeddSStefano Babic 
2301fdabeddSStefano Babic 	mt_ventoux_init_fpga();
2311fdabeddSStefano Babic 
232ff530fc7SStefano Babic 	/* GPIO_140: speaker #mute */
233ff530fc7SStefano Babic 	MUX_VAL(CP(MCBSP3_DX),		(IEN | PTU | EN | M4))
234ff530fc7SStefano Babic 	/* GPIO_141: Buzz Hi */
235ff530fc7SStefano Babic 	MUX_VAL(CP(MCBSP3_DR),		(IEN  | PTU | EN | M4))
236ff530fc7SStefano Babic 
237ff530fc7SStefano Babic 	/* Turning off the buzzer */
238ff530fc7SStefano Babic 	gpio_request(BUZZER, "BUZZER_MUTE");
239ff530fc7SStefano Babic 	gpio_request(SPEAKER, "SPEAKER");
240ff530fc7SStefano Babic 	gpio_direction_output(BUZZER, 0);
241ff530fc7SStefano Babic 	gpio_direction_output(SPEAKER, 0);
242ff530fc7SStefano Babic 
2439f670540SStefano Babic 	/* Activate USB power */
2449f670540SStefano Babic 	gpio_request(USB1_PWR, "USB1_PWR");
2459f670540SStefano Babic 	gpio_request(USB2_PWR, "USB2_PWR");
2469f670540SStefano Babic 	gpio_direction_output(USB1_PWR, 1);
2479f670540SStefano Babic 	gpio_direction_output(USB2_PWR, 1);
2489f670540SStefano Babic 
2491fdabeddSStefano Babic 	return 0;
2501fdabeddSStefano Babic }
2511fdabeddSStefano Babic 
25231f5b651SStefano Babic #ifndef CONFIG_SPL_BUILD
2539d5fc239SStefano Babic int misc_init_r(void)
2549d5fc239SStefano Babic {
2559d5fc239SStefano Babic 	char *eth_addr;
25631f5b651SStefano Babic 	struct tam3517_module_info info;
25731f5b651SStefano Babic 	int ret;
2589d5fc239SStefano Babic 
25931f5b651SStefano Babic 	TAM3517_READ_EEPROM(&info, ret);
2609d5fc239SStefano Babic 	dieid_num_r();
2619d5fc239SStefano Babic 
26231f5b651SStefano Babic 	if (ret)
2639d5fc239SStefano Babic 		return 0;
26431f5b651SStefano Babic 	eth_addr = getenv("ethaddr");
26531f5b651SStefano Babic 	if (!eth_addr)
26631f5b651SStefano Babic 		TAM3517_READ_MAC_FROM_EEPROM(&info);
2679d5fc239SStefano Babic 
26831f5b651SStefano Babic 	TAM3517_PRINT_SOM_INFO(&info);
2699d5fc239SStefano Babic 	return 0;
2709d5fc239SStefano Babic }
27131f5b651SStefano Babic #endif
2729d5fc239SStefano Babic 
2731fdabeddSStefano Babic /*
2741fdabeddSStefano Babic  * Routine: set_muxconf_regs
2751fdabeddSStefano Babic  * Description: Setting up the configuration Mux registers specific to the
2761fdabeddSStefano Babic  *		hardware. Many pins need to be moved from protect to primary
2771fdabeddSStefano Babic  *		mode.
2781fdabeddSStefano Babic  */
2791fdabeddSStefano Babic void set_muxconf_regs(void)
2801fdabeddSStefano Babic {
2811fdabeddSStefano Babic 	MUX_MT_VENTOUX();
2821fdabeddSStefano Babic }
2831fdabeddSStefano Babic 
2841fdabeddSStefano Babic /*
2851fdabeddSStefano Babic  * Initializes on-chip ethernet controllers.
2861fdabeddSStefano Babic  * to override, implement board_eth_init()
2871fdabeddSStefano Babic  */
2881fdabeddSStefano Babic int board_eth_init(bd_t *bis)
2891fdabeddSStefano Babic {
2901fdabeddSStefano Babic 	davinci_emac_initialize();
2911fdabeddSStefano Babic 	return 0;
2921fdabeddSStefano Babic }
2931fdabeddSStefano Babic 
2941fdabeddSStefano Babic #if defined(CONFIG_OMAP_HSMMC) && \
2951fdabeddSStefano Babic 	!defined(CONFIG_SPL_BUILD)
2961fdabeddSStefano Babic int board_mmc_init(bd_t *bis)
2971fdabeddSStefano Babic {
298e3913f56SNikita Kiryanov 	return omap_mmc_init(0, 0, 0, -1, -1);
2991fdabeddSStefano Babic }
3001fdabeddSStefano Babic #endif
30162986875SStefano Babic 
30262986875SStefano Babic #if defined(CONFIG_VIDEO) && !defined(CONFIG_SPL_BUILD)
30362986875SStefano Babic int board_video_init(void)
30462986875SStefano Babic {
30562986875SStefano Babic 	struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
30662986875SStefano Babic 	struct panel_config *panel = &lcd_cfg[0];
30762986875SStefano Babic 	char *s;
30862986875SStefano Babic 	u32 index = 0;
30962986875SStefano Babic 
31062986875SStefano Babic 	void *fb;
31162986875SStefano Babic 
31262986875SStefano Babic 	fb = (void *)0x88000000;
31362986875SStefano Babic 
31462986875SStefano Babic 	s = getenv("panel");
31562986875SStefano Babic 	if (s) {
31662986875SStefano Babic 		index = simple_strtoul(s, NULL, 10);
31762986875SStefano Babic 		if (index < ARRAY_SIZE(lcd_cfg))
31862986875SStefano Babic 			panel = &lcd_cfg[index];
31962986875SStefano Babic 		else
32062986875SStefano Babic 			return 0;
32162986875SStefano Babic 	}
32262986875SStefano Babic 
32362986875SStefano Babic 	panel->frame_buffer = fb;
32462986875SStefano Babic 	printf("Panel: %dx%d\n", panel_resolution[index].xres,
32562986875SStefano Babic 		panel_resolution[index].yres);
32662986875SStefano Babic 	panel->lcd_size = (panel_resolution[index].yres - 1) << 16 |
32762986875SStefano Babic 		(panel_resolution[index].xres - 1);
32862986875SStefano Babic 
32962986875SStefano Babic 	gpio_request(LCD_PWR, "LCD Power");
33062986875SStefano Babic 	gpio_request(LCD_PON_PIN, "LCD Pon");
33162986875SStefano Babic 	gpio_direction_output(LCD_PWR, 0);
33262986875SStefano Babic 	gpio_direction_output(LCD_PON_PIN, 1);
33362986875SStefano Babic 
33462986875SStefano Babic 
33562986875SStefano Babic 	setbits_le32(&prcm_base->fclken_dss, FCK_DSS_ON);
33662986875SStefano Babic 	setbits_le32(&prcm_base->iclken_dss, ICK_DSS_ON);
33762986875SStefano Babic 
33862986875SStefano Babic 	omap3_dss_panel_config(panel);
33962986875SStefano Babic 	omap3_dss_enable();
34062986875SStefano Babic 
34162986875SStefano Babic 	return 0;
34262986875SStefano Babic }
34362986875SStefano Babic #endif
344