xref: /openbmc/u-boot/board/renesas/silk/silk_spl.c (revision e8f80a5a)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0
2f7aa3cd4SMarek Vasut /*
3f7aa3cd4SMarek Vasut  * board/renesas/silk/silk_spl.c
4f7aa3cd4SMarek Vasut  *
5f7aa3cd4SMarek Vasut  * Copyright (C) 2018 Marek Vasut <marek.vasut@gmail.com>
6f7aa3cd4SMarek Vasut  */
7f7aa3cd4SMarek Vasut 
8f7aa3cd4SMarek Vasut #include <common.h>
9f7aa3cd4SMarek Vasut #include <malloc.h>
10f7aa3cd4SMarek Vasut #include <dm/platform_data/serial_sh.h>
11f7aa3cd4SMarek Vasut #include <asm/processor.h>
12f7aa3cd4SMarek Vasut #include <asm/mach-types.h>
13f7aa3cd4SMarek Vasut #include <asm/io.h>
14f7aa3cd4SMarek Vasut #include <linux/errno.h>
15f7aa3cd4SMarek Vasut #include <asm/arch/sys_proto.h>
16f7aa3cd4SMarek Vasut #include <asm/gpio.h>
17f7aa3cd4SMarek Vasut #include <asm/arch/rmobile.h>
18f7aa3cd4SMarek Vasut #include <asm/arch/rcar-mstp.h>
19f7aa3cd4SMarek Vasut 
20f7aa3cd4SMarek Vasut #include <spl.h>
21f7aa3cd4SMarek Vasut 
22f7aa3cd4SMarek Vasut #define TMU0_MSTP125	BIT(25)
23f7aa3cd4SMarek Vasut #define SCIF2_MSTP719	BIT(19)
24f7aa3cd4SMarek Vasut #define QSPI_MSTP917	BIT(17)
25f7aa3cd4SMarek Vasut 
26f7aa3cd4SMarek Vasut #define SD1CKCR		0xE6150078
27f7aa3cd4SMarek Vasut #define SD_97500KHZ	0x7
28f7aa3cd4SMarek Vasut 
29f7aa3cd4SMarek Vasut struct reg_config {
30f7aa3cd4SMarek Vasut 	u16	off;
31f7aa3cd4SMarek Vasut 	u32	val;
32f7aa3cd4SMarek Vasut };
33f7aa3cd4SMarek Vasut 
dbsc_wait(u16 reg)34f7aa3cd4SMarek Vasut static void dbsc_wait(u16 reg)
35f7aa3cd4SMarek Vasut {
36f7aa3cd4SMarek Vasut 	static const u32 dbsc3_0_base = DBSC3_0_BASE;
37f7aa3cd4SMarek Vasut 
38f7aa3cd4SMarek Vasut 	while (!(readl(dbsc3_0_base + reg) & BIT(0)))
39f7aa3cd4SMarek Vasut 		;
40f7aa3cd4SMarek Vasut }
41f7aa3cd4SMarek Vasut 
spl_init_sys(void)42f7aa3cd4SMarek Vasut static void spl_init_sys(void)
43f7aa3cd4SMarek Vasut {
44f7aa3cd4SMarek Vasut 	u32 r0 = 0;
45f7aa3cd4SMarek Vasut 
46f7aa3cd4SMarek Vasut 	writel(0xa5a5a500, 0xe6020004);
47f7aa3cd4SMarek Vasut 	writel(0xa5a5a500, 0xe6030004);
48f7aa3cd4SMarek Vasut 
49f7aa3cd4SMarek Vasut 	asm volatile(
50f7aa3cd4SMarek Vasut 		/* ICIALLU - Invalidate I$ to PoU */
51f7aa3cd4SMarek Vasut 		"mcr	15, 0, %0, cr7, cr5, 0	\n"
52f7aa3cd4SMarek Vasut 		/* BPIALL - Invalidate branch predictors */
53f7aa3cd4SMarek Vasut 		"mcr	15, 0, %0, cr7, cr5, 6	\n"
54f7aa3cd4SMarek Vasut 		/* Set SCTLR[IZ] */
55f7aa3cd4SMarek Vasut 		"mrc	15, 0, %0, cr1, cr0, 0	\n"
56f7aa3cd4SMarek Vasut 		"orr	%0, #0x1800		\n"
57f7aa3cd4SMarek Vasut 		"mcr	15, 0, %0, cr1, cr0, 0	\n"
58f7aa3cd4SMarek Vasut 		"isb	sy			\n"
59f7aa3cd4SMarek Vasut 		:"=r"(r0));
60f7aa3cd4SMarek Vasut }
61f7aa3cd4SMarek Vasut 
spl_init_pfc(void)62f7aa3cd4SMarek Vasut static void spl_init_pfc(void)
63f7aa3cd4SMarek Vasut {
64f7aa3cd4SMarek Vasut 	static const struct reg_config pfc_with_unlock[] = {
65f7aa3cd4SMarek Vasut 		{ 0x0090, 0x00018040 },
66f7aa3cd4SMarek Vasut 		{ 0x0094, 0x00000000 },
67f7aa3cd4SMarek Vasut 		{ 0x0098, 0x00000000 },
68f7aa3cd4SMarek Vasut 		{ 0x0020, 0x94000000 },
69f7aa3cd4SMarek Vasut 		{ 0x0024, 0x00000006 },
70f7aa3cd4SMarek Vasut 		{ 0x0028, 0x40000000 },
71f7aa3cd4SMarek Vasut 		{ 0x002c, 0x00000155 },
72f7aa3cd4SMarek Vasut 		{ 0x0030, 0x00000002 },
73f7aa3cd4SMarek Vasut 		{ 0x0034, 0x00000000 },
74f7aa3cd4SMarek Vasut 		{ 0x0038, 0x00000000 },
75f7aa3cd4SMarek Vasut 		{ 0x003c, 0x00000000 },
76f7aa3cd4SMarek Vasut 		{ 0x0040, 0x60000000 },
77f7aa3cd4SMarek Vasut 		{ 0x0044, 0x36dab6db },
78f7aa3cd4SMarek Vasut 		{ 0x0048, 0x926da012 },
79f7aa3cd4SMarek Vasut 		{ 0x004c, 0x0008c383 },
80f7aa3cd4SMarek Vasut 		{ 0x0050, 0x00000000 },
81f7aa3cd4SMarek Vasut 		{ 0x0054, 0x00000140 },
82f7aa3cd4SMarek Vasut 		{ 0x0004, 0xffffffff },
83f7aa3cd4SMarek Vasut 		{ 0x0008, 0x00ec3fff },
84f7aa3cd4SMarek Vasut 		{ 0x000c, 0x5bffffff },
85f7aa3cd4SMarek Vasut 		{ 0x0010, 0x01bfe1ff },
86f7aa3cd4SMarek Vasut 		{ 0x0014, 0x5bffffff },
87f7aa3cd4SMarek Vasut 		{ 0x0018, 0x0f4b200f },
88f7aa3cd4SMarek Vasut 		{ 0x001c, 0x03ffffff },
89f7aa3cd4SMarek Vasut 	};
90f7aa3cd4SMarek Vasut 
91f7aa3cd4SMarek Vasut 	static const struct reg_config pfc_without_unlock[] = {
92f7aa3cd4SMarek Vasut 		{ 0x0100, 0x00000000 },
93f7aa3cd4SMarek Vasut 		{ 0x0104, 0x4203fdf0 },
94f7aa3cd4SMarek Vasut 		{ 0x0108, 0x00000000 },
95f7aa3cd4SMarek Vasut 		{ 0x010c, 0x159007ff },
96f7aa3cd4SMarek Vasut 		{ 0x0110, 0x80000000 },
97f7aa3cd4SMarek Vasut 		{ 0x0114, 0x00de481f },
98f7aa3cd4SMarek Vasut 		{ 0x0118, 0x00000000 },
99f7aa3cd4SMarek Vasut 	};
100f7aa3cd4SMarek Vasut 
101f7aa3cd4SMarek Vasut 	static const struct reg_config pfc_with_unlock2[] = {
102f7aa3cd4SMarek Vasut 		{ 0x0060, 0xffffffff },
103f7aa3cd4SMarek Vasut 		{ 0x0064, 0xfffff000 },
104f7aa3cd4SMarek Vasut 		{ 0x0068, 0x55555500 },
105f7aa3cd4SMarek Vasut 		{ 0x006c, 0xffffff00 },
106f7aa3cd4SMarek Vasut 		{ 0x0070, 0x00000000 },
107f7aa3cd4SMarek Vasut 	};
108f7aa3cd4SMarek Vasut 
109f7aa3cd4SMarek Vasut 	static const u32 pfc_base = 0xe6060000;
110f7aa3cd4SMarek Vasut 
111f7aa3cd4SMarek Vasut 	unsigned int i;
112f7aa3cd4SMarek Vasut 
113f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(pfc_with_unlock); i++) {
114f7aa3cd4SMarek Vasut 		writel(~pfc_with_unlock[i].val, pfc_base);
115f7aa3cd4SMarek Vasut 		writel(pfc_with_unlock[i].val,
116f7aa3cd4SMarek Vasut 		       pfc_base | pfc_with_unlock[i].off);
117f7aa3cd4SMarek Vasut 	}
118f7aa3cd4SMarek Vasut 
119f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(pfc_without_unlock); i++)
120f7aa3cd4SMarek Vasut 		writel(pfc_without_unlock[i].val,
121f7aa3cd4SMarek Vasut 		       pfc_base | pfc_without_unlock[i].off);
122f7aa3cd4SMarek Vasut 
123f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(pfc_with_unlock2); i++) {
124f7aa3cd4SMarek Vasut 		writel(~pfc_with_unlock2[i].val, pfc_base);
125f7aa3cd4SMarek Vasut 		writel(pfc_with_unlock2[i].val,
126f7aa3cd4SMarek Vasut 		       pfc_base | pfc_with_unlock2[i].off);
127f7aa3cd4SMarek Vasut 	}
128f7aa3cd4SMarek Vasut }
129f7aa3cd4SMarek Vasut 
spl_init_gpio(void)130f7aa3cd4SMarek Vasut static void spl_init_gpio(void)
131f7aa3cd4SMarek Vasut {
132f7aa3cd4SMarek Vasut 	static const u16 gpio_offs[] = {
133f7aa3cd4SMarek Vasut 		0x1000, 0x2000, 0x3000, 0x4000
134f7aa3cd4SMarek Vasut 	};
135f7aa3cd4SMarek Vasut 
136f7aa3cd4SMarek Vasut 	static const struct reg_config gpio_set[] = {
137f7aa3cd4SMarek Vasut 		{ 0x2000, 0x24000000 },
138f7aa3cd4SMarek Vasut 		{ 0x4000, 0xa4000000 },
139f7aa3cd4SMarek Vasut 		{ 0x5000, 0x0084c000 },
140f7aa3cd4SMarek Vasut 	};
141f7aa3cd4SMarek Vasut 
142f7aa3cd4SMarek Vasut 	static const struct reg_config gpio_clr[] = {
143f7aa3cd4SMarek Vasut 		{ 0x1000, 0x01000000 },
144f7aa3cd4SMarek Vasut 		{ 0x2000, 0x24000000 },
145f7aa3cd4SMarek Vasut 		{ 0x3000, 0x00000000 },
146f7aa3cd4SMarek Vasut 		{ 0x4000, 0xa4000000 },
147f7aa3cd4SMarek Vasut 		{ 0x5000, 0x00044380 },
148f7aa3cd4SMarek Vasut 	};
149f7aa3cd4SMarek Vasut 
150f7aa3cd4SMarek Vasut 	static const u32 gpio_base = 0xe6050000;
151f7aa3cd4SMarek Vasut 
152f7aa3cd4SMarek Vasut 	unsigned int i;
153f7aa3cd4SMarek Vasut 
154f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(gpio_offs); i++)
155f7aa3cd4SMarek Vasut 		writel(0, gpio_base | 0x20 | gpio_offs[i]);
156f7aa3cd4SMarek Vasut 	writel(BIT(23), gpio_base | 0x5020);
157f7aa3cd4SMarek Vasut 
158f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(gpio_offs); i++)
159f7aa3cd4SMarek Vasut 		writel(0, gpio_base | 0x00 | gpio_offs[i]);
160f7aa3cd4SMarek Vasut 	writel(BIT(23), gpio_base | 0x5000);
161f7aa3cd4SMarek Vasut 
162f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(gpio_set); i++)
163f7aa3cd4SMarek Vasut 		writel(gpio_set[i].val, gpio_base | 0x08 | gpio_set[i].off);
164f7aa3cd4SMarek Vasut 
165f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(gpio_clr); i++)
166f7aa3cd4SMarek Vasut 		writel(gpio_clr[i].val, gpio_base | 0x04 | gpio_clr[i].off);
167f7aa3cd4SMarek Vasut }
168f7aa3cd4SMarek Vasut 
spl_init_lbsc(void)169f7aa3cd4SMarek Vasut static void spl_init_lbsc(void)
170f7aa3cd4SMarek Vasut {
171f7aa3cd4SMarek Vasut 	static const struct reg_config lbsc_config[] = {
172f7aa3cd4SMarek Vasut 		{ 0x00, 0x00000020 },
173f7aa3cd4SMarek Vasut 		{ 0x08, 0x00002020 },
174f7aa3cd4SMarek Vasut 		{ 0x30, 0x2a103320 },
175f7aa3cd4SMarek Vasut 		{ 0x38, 0xff70ff70 },
176f7aa3cd4SMarek Vasut 	};
177f7aa3cd4SMarek Vasut 
178f7aa3cd4SMarek Vasut 	static const u16 lbsc_offs[] = {
179f7aa3cd4SMarek Vasut 		0x80, 0x84, 0x88, 0x8c, 0xa0, 0xc0, 0xc4, 0xc8
180f7aa3cd4SMarek Vasut 	};
181f7aa3cd4SMarek Vasut 
182f7aa3cd4SMarek Vasut 	static const u32 lbsc_base = 0xfec00200;
183f7aa3cd4SMarek Vasut 
184f7aa3cd4SMarek Vasut 	unsigned int i;
185f7aa3cd4SMarek Vasut 
186f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(lbsc_config); i++) {
187f7aa3cd4SMarek Vasut 		writel(lbsc_config[i].val,
188f7aa3cd4SMarek Vasut 		       lbsc_base | lbsc_config[i].off);
189f7aa3cd4SMarek Vasut 		writel(lbsc_config[i].val,
190f7aa3cd4SMarek Vasut 		       lbsc_base | (lbsc_config[i].off + 4));
191f7aa3cd4SMarek Vasut 	}
192f7aa3cd4SMarek Vasut 
193f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(lbsc_offs); i++)
194f7aa3cd4SMarek Vasut 		writel(0, lbsc_base | lbsc_offs[i]);
195f7aa3cd4SMarek Vasut }
196f7aa3cd4SMarek Vasut 
spl_init_dbsc(void)197f7aa3cd4SMarek Vasut static void spl_init_dbsc(void)
198f7aa3cd4SMarek Vasut {
199f7aa3cd4SMarek Vasut 	static const struct reg_config dbsc_config1[] = {
200f7aa3cd4SMarek Vasut 		{ 0x0018, 0x21000000 },
201f7aa3cd4SMarek Vasut 		{ 0x0018, 0x11000000 },
202f7aa3cd4SMarek Vasut 		{ 0x0018, 0x10000000 },
203f7aa3cd4SMarek Vasut 		{ 0x0280, 0x0000a55a },
204f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000001 },
205f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x80000000 },
206f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000004 },
207f7aa3cd4SMarek Vasut 	};
208f7aa3cd4SMarek Vasut 
209f7aa3cd4SMarek Vasut 	static const struct reg_config dbsc_config2[] = {
210f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000006 },
211f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x0005c000 },
212f7aa3cd4SMarek Vasut 	};
213f7aa3cd4SMarek Vasut 
214f7aa3cd4SMarek Vasut 	static const struct reg_config dbsc_config3r2[] = {
215f7aa3cd4SMarek Vasut 		{ 0x0290, 0x0000000f },
216f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x00181224 },
217f7aa3cd4SMarek Vasut 	};
218f7aa3cd4SMarek Vasut 
219f7aa3cd4SMarek Vasut 	static const struct reg_config dbsc_config4[] = {
220f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000010 },
221f7aa3cd4SMarek Vasut 		{ 0x02a0, 0xf004649b },
222f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000061 },
223f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x0000006d },
224f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000001 },
225f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x00000073 },
226f7aa3cd4SMarek Vasut 		{ 0x0020, 0x00000007 },
227f7aa3cd4SMarek Vasut 		{ 0x0024, 0x0f030a02 },
228f7aa3cd4SMarek Vasut 		{ 0x0030, 0x00000001 },
229f7aa3cd4SMarek Vasut 		{ 0x00b0, 0x00000000 },
230f7aa3cd4SMarek Vasut 		{ 0x0040, 0x00000009 },
231f7aa3cd4SMarek Vasut 		{ 0x0044, 0x00000007 },
232f7aa3cd4SMarek Vasut 		{ 0x0048, 0x00000000 },
233f7aa3cd4SMarek Vasut 		{ 0x0050, 0x00000009 },
234f7aa3cd4SMarek Vasut 		{ 0x0054, 0x000a0009 },
235f7aa3cd4SMarek Vasut 		{ 0x0058, 0x00000021 },
236f7aa3cd4SMarek Vasut 		{ 0x005c, 0x00000018 },
237f7aa3cd4SMarek Vasut 		{ 0x0060, 0x00000005 },
238f7aa3cd4SMarek Vasut 		{ 0x0064, 0x00000020 },
239f7aa3cd4SMarek Vasut 		{ 0x0068, 0x00000007 },
240f7aa3cd4SMarek Vasut 		{ 0x006c, 0x0000000a },
241f7aa3cd4SMarek Vasut 		{ 0x0070, 0x00000009 },
242f7aa3cd4SMarek Vasut 		{ 0x0074, 0x00000010 },
243f7aa3cd4SMarek Vasut 		{ 0x0078, 0x000000ae },
244f7aa3cd4SMarek Vasut 		{ 0x007c, 0x00140005 },
245f7aa3cd4SMarek Vasut 		{ 0x0080, 0x00050004 },
246f7aa3cd4SMarek Vasut 		{ 0x0084, 0x50213005 },
247f7aa3cd4SMarek Vasut 		{ 0x0088, 0x000c0000 },
248f7aa3cd4SMarek Vasut 		{ 0x008c, 0x00000200 },
249f7aa3cd4SMarek Vasut 		{ 0x0090, 0x00000040 },
250f7aa3cd4SMarek Vasut 		{ 0x0100, 0x00000001 },
251f7aa3cd4SMarek Vasut 		{ 0x00c0, 0x00020001 },
252f7aa3cd4SMarek Vasut 		{ 0x00c8, 0x20042004 },
253f7aa3cd4SMarek Vasut 		{ 0x0380, 0x00020003 },
254f7aa3cd4SMarek Vasut 		{ 0x0390, 0x0000001f },
255f7aa3cd4SMarek Vasut 	};
256f7aa3cd4SMarek Vasut 
257f7aa3cd4SMarek Vasut 	static const struct reg_config dbsc_config5[] = {
258f7aa3cd4SMarek Vasut 		{ 0x0244, 0x00000011 },
259f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000003 },
260f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x0300c4e1 },
261f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000023 },
262f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x00fcb6d0 },
263f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000011 },
264f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x1000040b },
265f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000012 },
266f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x85589955 },
267f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000013 },
268f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x1a852400 },
269f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000014 },
270f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x300210b4 },
271f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000015 },
272f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x00000b50 },
273f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000016 },
274f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x00000006 },
275f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000017 },
276f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x00000010 },
277f7aa3cd4SMarek Vasut 		{ 0x0290, 0x0000001a },
278f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x910035c7 },
279f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000004 },
280f7aa3cd4SMarek Vasut 	};
281f7aa3cd4SMarek Vasut 
282f7aa3cd4SMarek Vasut 	static const struct reg_config dbsc_config6[] = {
283f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000001 },
284f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x00000181 },
285f7aa3cd4SMarek Vasut 		{ 0x0018, 0x11000000 },
286f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000004 },
287f7aa3cd4SMarek Vasut 	};
288f7aa3cd4SMarek Vasut 
289f7aa3cd4SMarek Vasut 	static const struct reg_config dbsc_config7[] = {
290f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000001 },
291f7aa3cd4SMarek Vasut 		{ 0x02a0, 0x0000fe01 },
292f7aa3cd4SMarek Vasut 		{ 0x0304, 0x00000000 },
293f7aa3cd4SMarek Vasut 		{ 0x00f4, 0x01004c20 },
294f7aa3cd4SMarek Vasut 		{ 0x00f8, 0x012c00be },
295f7aa3cd4SMarek Vasut 		{ 0x00e0, 0x00000140 },
296f7aa3cd4SMarek Vasut 		{ 0x00e4, 0x00081450 },
297f7aa3cd4SMarek Vasut 		{ 0x00e8, 0x00010000 },
298f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000004 },
299f7aa3cd4SMarek Vasut 	};
300f7aa3cd4SMarek Vasut 
301f7aa3cd4SMarek Vasut 	static const struct reg_config dbsc_config8[] = {
302f7aa3cd4SMarek Vasut 		{ 0x0014, 0x00000001 },
303f7aa3cd4SMarek Vasut 		{ 0x0290, 0x00000010 },
304f7aa3cd4SMarek Vasut 		{ 0x02a0, 0xf00464db },
305f7aa3cd4SMarek Vasut 		{ 0x0010, 0x00000001 },
306f7aa3cd4SMarek Vasut 		{ 0x0280, 0x00000000 },
307f7aa3cd4SMarek Vasut 	};
308f7aa3cd4SMarek Vasut 
309f7aa3cd4SMarek Vasut 	static const u32 dbsc3_0_base = DBSC3_0_BASE;
310f7aa3cd4SMarek Vasut 	unsigned int i;
311f7aa3cd4SMarek Vasut 
312f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config1); i++)
313f7aa3cd4SMarek Vasut 		writel(dbsc_config1[i].val, dbsc3_0_base | dbsc_config1[i].off);
314f7aa3cd4SMarek Vasut 
315f7aa3cd4SMarek Vasut 	dbsc_wait(0x2a0);
316f7aa3cd4SMarek Vasut 
317f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config2); i++)
318f7aa3cd4SMarek Vasut 		writel(dbsc_config2[i].val, dbsc3_0_base | dbsc_config2[i].off);
319f7aa3cd4SMarek Vasut 
320f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config3r2); i++) {
321f7aa3cd4SMarek Vasut 		writel(dbsc_config3r2[i].val,
322f7aa3cd4SMarek Vasut 			dbsc3_0_base | dbsc_config3r2[i].off);
323f7aa3cd4SMarek Vasut 	}
324f7aa3cd4SMarek Vasut 
325f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config4); i++)
326f7aa3cd4SMarek Vasut 		writel(dbsc_config4[i].val, dbsc3_0_base | dbsc_config4[i].off);
327f7aa3cd4SMarek Vasut 
328f7aa3cd4SMarek Vasut 	dbsc_wait(0x240);
329f7aa3cd4SMarek Vasut 
330f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config5); i++)
331f7aa3cd4SMarek Vasut 		writel(dbsc_config5[i].val, dbsc3_0_base | dbsc_config5[i].off);
332f7aa3cd4SMarek Vasut 
333f7aa3cd4SMarek Vasut 	dbsc_wait(0x2a0);
334f7aa3cd4SMarek Vasut 
335f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config6); i++)
336f7aa3cd4SMarek Vasut 		writel(dbsc_config6[i].val, dbsc3_0_base | dbsc_config6[i].off);
337f7aa3cd4SMarek Vasut 
338f7aa3cd4SMarek Vasut 	dbsc_wait(0x2a0);
339f7aa3cd4SMarek Vasut 
340f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config7); i++)
341f7aa3cd4SMarek Vasut 		writel(dbsc_config7[i].val, dbsc3_0_base | dbsc_config7[i].off);
342f7aa3cd4SMarek Vasut 
343f7aa3cd4SMarek Vasut 	dbsc_wait(0x2a0);
344f7aa3cd4SMarek Vasut 
345f7aa3cd4SMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config8); i++)
346f7aa3cd4SMarek Vasut 		writel(dbsc_config8[i].val, dbsc3_0_base | dbsc_config8[i].off);
347f7aa3cd4SMarek Vasut 
348f7aa3cd4SMarek Vasut }
349f7aa3cd4SMarek Vasut 
spl_init_qspi(void)350f7aa3cd4SMarek Vasut static void spl_init_qspi(void)
351f7aa3cd4SMarek Vasut {
352f7aa3cd4SMarek Vasut 	mstp_clrbits_le32(MSTPSR9, SMSTPCR9, QSPI_MSTP917);
353f7aa3cd4SMarek Vasut 
354f7aa3cd4SMarek Vasut 	static const u32 qspi_base = 0xe6b10000;
355f7aa3cd4SMarek Vasut 
356f7aa3cd4SMarek Vasut 	writeb(0x08, qspi_base + 0x00);
357f7aa3cd4SMarek Vasut 	writeb(0x00, qspi_base + 0x01);
358f7aa3cd4SMarek Vasut 	writeb(0x06, qspi_base + 0x02);
359f7aa3cd4SMarek Vasut 	writeb(0x01, qspi_base + 0x0a);
360f7aa3cd4SMarek Vasut 	writeb(0x00, qspi_base + 0x0b);
361f7aa3cd4SMarek Vasut 	writeb(0x00, qspi_base + 0x0c);
362f7aa3cd4SMarek Vasut 	writeb(0x00, qspi_base + 0x0d);
363f7aa3cd4SMarek Vasut 	writeb(0x00, qspi_base + 0x0e);
364f7aa3cd4SMarek Vasut 
365f7aa3cd4SMarek Vasut 	writew(0xe080, qspi_base + 0x10);
366f7aa3cd4SMarek Vasut 
367f7aa3cd4SMarek Vasut 	writeb(0xc0, qspi_base + 0x18);
368f7aa3cd4SMarek Vasut 	writeb(0x00, qspi_base + 0x18);
369f7aa3cd4SMarek Vasut 	writeb(0x00, qspi_base + 0x08);
370f7aa3cd4SMarek Vasut 	writeb(0x48, qspi_base + 0x00);
371f7aa3cd4SMarek Vasut }
372f7aa3cd4SMarek Vasut 
board_init_f(ulong dummy)373f7aa3cd4SMarek Vasut void board_init_f(ulong dummy)
374f7aa3cd4SMarek Vasut {
375f7aa3cd4SMarek Vasut 	mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
376f7aa3cd4SMarek Vasut 	mstp_clrbits_le32(MSTPSR7, SMSTPCR7, SCIF2_MSTP719);
377f7aa3cd4SMarek Vasut 
378f7aa3cd4SMarek Vasut 	/* Set SD1 to the 97.5MHz */
379f7aa3cd4SMarek Vasut 	writel(SD_97500KHZ, SD1CKCR);
380f7aa3cd4SMarek Vasut 
381f7aa3cd4SMarek Vasut 	spl_init_sys();
382f7aa3cd4SMarek Vasut 	spl_init_pfc();
383f7aa3cd4SMarek Vasut 	spl_init_gpio();
384f7aa3cd4SMarek Vasut 	spl_init_lbsc();
385f7aa3cd4SMarek Vasut 	spl_init_dbsc();
386f7aa3cd4SMarek Vasut 	spl_init_qspi();
387f7aa3cd4SMarek Vasut }
388f7aa3cd4SMarek Vasut 
spl_board_init(void)389f7aa3cd4SMarek Vasut void spl_board_init(void)
390f7aa3cd4SMarek Vasut {
391f7aa3cd4SMarek Vasut 	/* UART clocks enabled and gd valid - init serial console */
392f7aa3cd4SMarek Vasut 	preloader_console_init();
393f7aa3cd4SMarek Vasut }
394f7aa3cd4SMarek Vasut 
board_boot_order(u32 * spl_boot_list)395f7aa3cd4SMarek Vasut void board_boot_order(u32 *spl_boot_list)
396f7aa3cd4SMarek Vasut {
397f7aa3cd4SMarek Vasut 	const u32 jtag_magic = 0x1337c0de;
398f7aa3cd4SMarek Vasut 	const u32 load_magic = 0xb33fc0de;
399f7aa3cd4SMarek Vasut 
400f7aa3cd4SMarek Vasut 	/*
401f7aa3cd4SMarek Vasut 	 * If JTAG probe sets special word at 0xe6300020, then it must
402f7aa3cd4SMarek Vasut 	 * put U-Boot into RAM and SPL will start it from RAM.
403f7aa3cd4SMarek Vasut 	 */
404f7aa3cd4SMarek Vasut 	if (readl(CONFIG_SPL_TEXT_BASE + 0x20) == jtag_magic) {
405f7aa3cd4SMarek Vasut 		printf("JTAG boot detected!\n");
406f7aa3cd4SMarek Vasut 
407f7aa3cd4SMarek Vasut 		while (readl(CONFIG_SPL_TEXT_BASE + 0x24) != load_magic)
408f7aa3cd4SMarek Vasut 			;
409f7aa3cd4SMarek Vasut 
410f7aa3cd4SMarek Vasut 		spl_boot_list[0] = BOOT_DEVICE_RAM;
411f7aa3cd4SMarek Vasut 		spl_boot_list[1] = BOOT_DEVICE_NONE;
412f7aa3cd4SMarek Vasut 
413f7aa3cd4SMarek Vasut 		return;
414f7aa3cd4SMarek Vasut 	}
415f7aa3cd4SMarek Vasut 
416f7aa3cd4SMarek Vasut 	/* Boot from SPI NOR with YMODEM UART fallback. */
417f7aa3cd4SMarek Vasut 	spl_boot_list[0] = BOOT_DEVICE_SPI;
418f7aa3cd4SMarek Vasut 	spl_boot_list[1] = BOOT_DEVICE_UART;
419f7aa3cd4SMarek Vasut 	spl_boot_list[2] = BOOT_DEVICE_NONE;
420f7aa3cd4SMarek Vasut }
421f7aa3cd4SMarek Vasut 
reset_cpu(ulong addr)422f7aa3cd4SMarek Vasut void reset_cpu(ulong addr)
423f7aa3cd4SMarek Vasut {
424f7aa3cd4SMarek Vasut }
425