xref: /openbmc/u-boot/board/renesas/silk/silk.c (revision 0e62d5b2)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0
23b7f0e10SVladimir Barinov /*
33b7f0e10SVladimir Barinov  * board/renesas/silk/silk.c
43b7f0e10SVladimir Barinov  *
53b7f0e10SVladimir Barinov  * Copyright (C) 2015 Renesas Electronics Corporation
63b7f0e10SVladimir Barinov  * Copyright (C) 2015 Cogent Embedded, Inc.
73b7f0e10SVladimir Barinov  */
83b7f0e10SVladimir Barinov 
93b7f0e10SVladimir Barinov #include <common.h>
103b7f0e10SVladimir Barinov #include <malloc.h>
113cfab108SNobuhiro Iwamatsu #include <dm.h>
123cfab108SNobuhiro Iwamatsu #include <dm/platform_data/serial_sh.h>
139925f1dbSAlex Kiernan #include <environment.h>
143b7f0e10SVladimir Barinov #include <asm/processor.h>
153b7f0e10SVladimir Barinov #include <asm/mach-types.h>
163b7f0e10SVladimir Barinov #include <asm/io.h>
171221ce45SMasahiro Yamada #include <linux/errno.h>
183b7f0e10SVladimir Barinov #include <asm/arch/sys_proto.h>
193b7f0e10SVladimir Barinov #include <asm/gpio.h>
203b7f0e10SVladimir Barinov #include <asm/arch/rmobile.h>
213b7f0e10SVladimir Barinov #include <asm/arch/rcar-mstp.h>
223b7f0e10SVladimir Barinov #include <asm/arch/mmc.h>
23275ec28eSVladimir Barinov #include <asm/arch/sh_sdhi.h>
243b7f0e10SVladimir Barinov #include <netdev.h>
253b7f0e10SVladimir Barinov #include <miiphy.h>
263b7f0e10SVladimir Barinov #include <i2c.h>
273b7f0e10SVladimir Barinov #include <div64.h>
283b7f0e10SVladimir Barinov #include "qos.h"
293b7f0e10SVladimir Barinov 
303b7f0e10SVladimir Barinov DECLARE_GLOBAL_DATA_PTR;
313b7f0e10SVladimir Barinov 
s_init(void)323b7f0e10SVladimir Barinov void s_init(void)
333b7f0e10SVladimir Barinov {
343b7f0e10SVladimir Barinov 	struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
353b7f0e10SVladimir Barinov 	struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
363b7f0e10SVladimir Barinov 
373b7f0e10SVladimir Barinov 	/* Watchdog init */
383b7f0e10SVladimir Barinov 	writel(0xA5A5A500, &rwdt->rwtcsra);
393b7f0e10SVladimir Barinov 	writel(0xA5A5A500, &swdt->swtcsra);
403b7f0e10SVladimir Barinov 
413b7f0e10SVladimir Barinov 	/* QoS */
423b7f0e10SVladimir Barinov 	qos_init();
433b7f0e10SVladimir Barinov }
443b7f0e10SVladimir Barinov 
45f7aa3cd4SMarek Vasut #define TMU0_MSTP125	BIT(25)
46f7aa3cd4SMarek Vasut #define MMC0_MSTP315	BIT(15)
47275ec28eSVladimir Barinov 
48275ec28eSVladimir Barinov #define SD1CKCR		0xE6150078
49f7aa3cd4SMarek Vasut #define SD_97500KHZ	0x7
503b7f0e10SVladimir Barinov 
board_early_init_f(void)513b7f0e10SVladimir Barinov int board_early_init_f(void)
523b7f0e10SVladimir Barinov {
533b7f0e10SVladimir Barinov 	/* TMU */
543b7f0e10SVladimir Barinov 	mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
553b7f0e10SVladimir Barinov 
56f7aa3cd4SMarek Vasut 	/* Set SD1 to the 97.5MHz */
57f7aa3cd4SMarek Vasut 	writel(SD_97500KHZ, SD1CKCR);
583b7f0e10SVladimir Barinov 
593b7f0e10SVladimir Barinov 	return 0;
603b7f0e10SVladimir Barinov }
613b7f0e10SVladimir Barinov 
62f7aa3cd4SMarek Vasut #define ETHERNET_PHY_RESET	56	/* GPIO 1 24 */
63f7aa3cd4SMarek Vasut 
board_init(void)643b7f0e10SVladimir Barinov int board_init(void)
653b7f0e10SVladimir Barinov {
663b7f0e10SVladimir Barinov 	/* adress of boot parameters */
673b7f0e10SVladimir Barinov 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
683b7f0e10SVladimir Barinov 
69f7aa3cd4SMarek Vasut 	/* Force ethernet PHY out of reset */
70f7aa3cd4SMarek Vasut 	gpio_request(ETHERNET_PHY_RESET, "phy_reset");
71f7aa3cd4SMarek Vasut 	gpio_direction_output(ETHERNET_PHY_RESET, 0);
723b7f0e10SVladimir Barinov 	mdelay(20);
73f7aa3cd4SMarek Vasut 	gpio_direction_output(ETHERNET_PHY_RESET, 1);
743b7f0e10SVladimir Barinov 	udelay(1);
753b7f0e10SVladimir Barinov 
763b7f0e10SVladimir Barinov 	return 0;
773b7f0e10SVladimir Barinov }
783b7f0e10SVladimir Barinov 
dram_init(void)793b7f0e10SVladimir Barinov int dram_init(void)
803b7f0e10SVladimir Barinov {
8112308b12SSiva Durga Prasad Paladugu 	if (fdtdec_setup_mem_size_base() != 0)
82f7aa3cd4SMarek Vasut 		return -EINVAL;
83f7aa3cd4SMarek Vasut 
84f7aa3cd4SMarek Vasut 	return 0;
85f7aa3cd4SMarek Vasut }
86f7aa3cd4SMarek Vasut 
dram_init_banksize(void)87f7aa3cd4SMarek Vasut int dram_init_banksize(void)
88f7aa3cd4SMarek Vasut {
89f7aa3cd4SMarek Vasut 	fdtdec_setup_memory_banksize();
90f7aa3cd4SMarek Vasut 
91f7aa3cd4SMarek Vasut 	return 0;
92f7aa3cd4SMarek Vasut }
93f7aa3cd4SMarek Vasut 
94f7aa3cd4SMarek Vasut /* porter has KSZ8041RNLI */
95f7aa3cd4SMarek Vasut #define PHY_CONTROL1		0x1E
96*4bbd4642SMarek Vasut #define PHY_LED_MODE		0xC000
97f7aa3cd4SMarek Vasut #define PHY_LED_MODE_ACK	0x4000
board_phy_config(struct phy_device * phydev)98f7aa3cd4SMarek Vasut int board_phy_config(struct phy_device *phydev)
99f7aa3cd4SMarek Vasut {
100f7aa3cd4SMarek Vasut 	int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
101f7aa3cd4SMarek Vasut 	ret &= ~PHY_LED_MODE;
102f7aa3cd4SMarek Vasut 	ret |= PHY_LED_MODE_ACK;
103f7aa3cd4SMarek Vasut 	ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
1043b7f0e10SVladimir Barinov 
1053b7f0e10SVladimir Barinov 	return 0;
1063b7f0e10SVladimir Barinov }
1073b7f0e10SVladimir Barinov 
reset_cpu(ulong addr)1083b7f0e10SVladimir Barinov void reset_cpu(ulong addr)
1093b7f0e10SVladimir Barinov {
110f7aa3cd4SMarek Vasut 	struct udevice *dev;
111f7aa3cd4SMarek Vasut 	const u8 pmic_bus = 1;
112fe537802SMarek Vasut 	const u8 pmic_addr = 0x5a;
113f7aa3cd4SMarek Vasut 	u8 data;
114f7aa3cd4SMarek Vasut 	int ret;
1153b7f0e10SVladimir Barinov 
116f7aa3cd4SMarek Vasut 	ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
117f7aa3cd4SMarek Vasut 	if (ret)
118f7aa3cd4SMarek Vasut 		hang();
119f7aa3cd4SMarek Vasut 
120f7aa3cd4SMarek Vasut 	ret = dm_i2c_read(dev, 0x13, &data, 1);
121f7aa3cd4SMarek Vasut 	if (ret)
122f7aa3cd4SMarek Vasut 		hang();
123f7aa3cd4SMarek Vasut 
124f7aa3cd4SMarek Vasut 	data |= BIT(1);
125f7aa3cd4SMarek Vasut 
126f7aa3cd4SMarek Vasut 	ret = dm_i2c_write(dev, 0x13, &data, 1);
127f7aa3cd4SMarek Vasut 	if (ret)
128f7aa3cd4SMarek Vasut 		hang();
1293b7f0e10SVladimir Barinov }
1303cfab108SNobuhiro Iwamatsu 
env_get_location(enum env_operation op,int prio)131f7aa3cd4SMarek Vasut enum env_location env_get_location(enum env_operation op, int prio)
132f7aa3cd4SMarek Vasut {
133f7aa3cd4SMarek Vasut 	const u32 load_magic = 0xb33fc0de;
1343cfab108SNobuhiro Iwamatsu 
135f7aa3cd4SMarek Vasut 	/* Block environment access if loaded using JTAG */
136f7aa3cd4SMarek Vasut 	if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
137f7aa3cd4SMarek Vasut 	    (op != ENVOP_INIT))
138f7aa3cd4SMarek Vasut 		return ENVL_UNKNOWN;
139f7aa3cd4SMarek Vasut 
140f7aa3cd4SMarek Vasut 	if (prio)
141f7aa3cd4SMarek Vasut 		return ENVL_UNKNOWN;
142f7aa3cd4SMarek Vasut 
143f7aa3cd4SMarek Vasut 	return ENVL_SPI_FLASH;
144f7aa3cd4SMarek Vasut }
145