1 /* 2 * board/renesas/draak/draak.c 3 * This file is Draak board support. 4 * 5 * Copyright (C) 2017 Marek Vasut <marek.vasut+renesas@gmail.com> 6 * 7 * SPDX-License-Identifier: GPL-2.0+ 8 */ 9 10 #include <common.h> 11 #include <malloc.h> 12 #include <netdev.h> 13 #include <dm.h> 14 #include <dm/platform_data/serial_sh.h> 15 #include <asm/processor.h> 16 #include <asm/mach-types.h> 17 #include <asm/io.h> 18 #include <linux/errno.h> 19 #include <asm/arch/sys_proto.h> 20 #include <asm/gpio.h> 21 #include <asm/arch/gpio.h> 22 #include <asm/arch/rmobile.h> 23 #include <asm/arch/rcar-mstp.h> 24 #include <asm/arch/sh_sdhi.h> 25 #include <i2c.h> 26 #include <mmc.h> 27 28 DECLARE_GLOBAL_DATA_PTR; 29 30 #define CPGWPCR 0xE6150904 31 #define CPGWPR 0xE615090C 32 33 #define CLK2MHZ(clk) (clk / 1000 / 1000) 34 void s_init(void) 35 { 36 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE; 37 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE; 38 39 /* Watchdog init */ 40 writel(0xA5A5A500, &rwdt->rwtcsra); 41 writel(0xA5A5A500, &swdt->swtcsra); 42 43 writel(0xA5A50000, CPGWPCR); 44 writel(0xFFFFFFFF, CPGWPR); 45 } 46 47 #define GSX_MSTP112 BIT(12) /* 3DG */ 48 #define TMU0_MSTP125 BIT(25) /* secure */ 49 #define TMU1_MSTP124 BIT(24) /* non-secure */ 50 #define SCIF2_MSTP310 BIT(10) /* SCIF2 */ 51 #define DVFS_MSTP926 BIT(26) 52 #define HSUSB_MSTP704 BIT(4) /* HSUSB */ 53 54 int board_early_init_f(void) 55 { 56 /* TMU0,1 */ /* which use ? */ 57 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125 | TMU1_MSTP124); 58 59 #if defined(CONFIG_SYS_I2C) && defined(CONFIG_SYS_I2C_SH) 60 /* DVFS for reset */ 61 mstp_clrbits_le32(MSTPSR9, SMSTPCR9, DVFS_MSTP926); 62 #endif 63 return 0; 64 } 65 66 /* SYSC */ 67 /* R/- 32 Power status register 2(3DG) */ 68 #define SYSC_PWRSR2 0xE6180100 69 /* -/W 32 Power resume control register 2 (3DG) */ 70 #define SYSC_PWRONCR2 0xE618010C 71 72 /* HSUSB block registers */ 73 #define HSUSB_REG_LPSTS 0xE6590102 74 #define HSUSB_REG_LPSTS_SUSPM_NORMAL BIT(14) 75 #define HSUSB_REG_UGCTRL2 0xE6590184 76 #define HSUSB_REG_UGCTRL2_USB0SEL 0x30 77 #define HSUSB_REG_UGCTRL2_USB0SEL_EHCI 0x10 78 79 int board_init(void) 80 { 81 /* adress of boot parameters */ 82 gd->bd->bi_boot_params = CONFIG_SYS_TEXT_BASE + 0x50000; 83 84 /* USB1 pull-up */ 85 setbits_le32(PFC_PUEN6, PUEN_USB1_OVC | PUEN_USB1_PWEN); 86 87 /* Configure the HSUSB block */ 88 mstp_clrbits_le32(MSTPSR7, SMSTPCR7, HSUSB_MSTP704); 89 /* Choice USB0SEL */ 90 clrsetbits_le32(HSUSB_REG_UGCTRL2, HSUSB_REG_UGCTRL2_USB0SEL, 91 HSUSB_REG_UGCTRL2_USB0SEL_EHCI); 92 /* low power status */ 93 setbits_le16(HSUSB_REG_LPSTS, HSUSB_REG_LPSTS_SUSPM_NORMAL); 94 95 return 0; 96 } 97 98 int dram_init(void) 99 { 100 if (fdtdec_setup_memory_size() != 0) 101 return -EINVAL; 102 103 return 0; 104 } 105 106 int dram_init_banksize(void) 107 { 108 fdtdec_setup_memory_banksize(); 109 110 return 0; 111 } 112 113 #define RST_BASE 0xE6160000 114 #define RST_CA57RESCNT (RST_BASE + 0x40) 115 #define RST_CA53RESCNT (RST_BASE + 0x44) 116 #define RST_RSTOUTCR (RST_BASE + 0x58) 117 #define RST_CA57_CODE 0xA5A5000F 118 #define RST_CA53_CODE 0x5A5A000F 119 120 void reset_cpu(ulong addr) 121 { 122 unsigned long midr, cputype; 123 124 asm volatile("mrs %0, midr_el1" : "=r" (midr)); 125 cputype = (midr >> 4) & 0xfff; 126 127 if (cputype == 0xd03) 128 writel(RST_CA53_CODE, RST_CA53RESCNT); 129 else if (cputype == 0xd07) 130 writel(RST_CA57_CODE, RST_CA57RESCNT); 131 else 132 hang(); 133 } 134