xref: /openbmc/u-boot/board/renesas/blanche/blanche.c (revision 12308b12)
183d290c5STom Rini // SPDX-License-Identifier: GPL-2.0
26f107e4cSmasakazu.mochizuki.wd@hitachi.com /*
36f107e4cSmasakazu.mochizuki.wd@hitachi.com  * board/renesas/blanche/blanche.c
46f107e4cSmasakazu.mochizuki.wd@hitachi.com  *     This file is blanche board support.
56f107e4cSmasakazu.mochizuki.wd@hitachi.com  *
66f107e4cSmasakazu.mochizuki.wd@hitachi.com  * Copyright (C) 2016 Renesas Electronics Corporation
76f107e4cSmasakazu.mochizuki.wd@hitachi.com  */
86f107e4cSmasakazu.mochizuki.wd@hitachi.com 
96f107e4cSmasakazu.mochizuki.wd@hitachi.com #include <common.h>
10e9c891ffSMarek Vasut #include <asm/arch/mmc.h>
11e9c891ffSMarek Vasut #include <asm/arch/rcar-mstp.h>
12e9c891ffSMarek Vasut #include <asm/arch/rmobile.h>
13e9c891ffSMarek Vasut #include <asm/arch/sh_sdhi.h>
14e9c891ffSMarek Vasut #include <asm/arch/sys_proto.h>
15e9c891ffSMarek Vasut #include <asm/gpio.h>
16e9c891ffSMarek Vasut #include <asm/io.h>
17e9c891ffSMarek Vasut #include <asm/mach-types.h>
18e9c891ffSMarek Vasut #include <asm/processor.h>
196f107e4cSmasakazu.mochizuki.wd@hitachi.com #include <dm.h>
206f107e4cSmasakazu.mochizuki.wd@hitachi.com #include <dm/platform_data/serial_sh.h>
219925f1dbSAlex Kiernan #include <environment.h>
226f107e4cSmasakazu.mochizuki.wd@hitachi.com #include <i2c.h>
23e9c891ffSMarek Vasut #include <linux/errno.h>
24e9c891ffSMarek Vasut #include <malloc.h>
25e9c891ffSMarek Vasut #include <miiphy.h>
266f107e4cSmasakazu.mochizuki.wd@hitachi.com #include <mmc.h>
27e9c891ffSMarek Vasut #include <netdev.h>
286f107e4cSmasakazu.mochizuki.wd@hitachi.com #include "qos.h"
296f107e4cSmasakazu.mochizuki.wd@hitachi.com 
306f107e4cSmasakazu.mochizuki.wd@hitachi.com DECLARE_GLOBAL_DATA_PTR;
316f107e4cSmasakazu.mochizuki.wd@hitachi.com 
326f107e4cSmasakazu.mochizuki.wd@hitachi.com #define	CPG_PLL1CR	0xE6150028
336f107e4cSmasakazu.mochizuki.wd@hitachi.com #define	CPG_PLL3CR	0xE61500DC
346f107e4cSmasakazu.mochizuki.wd@hitachi.com 
35e9c891ffSMarek Vasut #define TMU0_MSTP125	BIT(25)
36e9c891ffSMarek Vasut #define QSPI_MSTP917	BIT(17)
376f107e4cSmasakazu.mochizuki.wd@hitachi.com 
38e9c891ffSMarek Vasut struct reg_config {
39e9c891ffSMarek Vasut 	u16	off;
40e9c891ffSMarek Vasut 	u32	val;
416f107e4cSmasakazu.mochizuki.wd@hitachi.com };
426f107e4cSmasakazu.mochizuki.wd@hitachi.com 
blanche_init_sys(void)43e9c891ffSMarek Vasut static void blanche_init_sys(void)
446f107e4cSmasakazu.mochizuki.wd@hitachi.com {
456f107e4cSmasakazu.mochizuki.wd@hitachi.com 	struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
466f107e4cSmasakazu.mochizuki.wd@hitachi.com 	struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
476f107e4cSmasakazu.mochizuki.wd@hitachi.com 	u32 cpu_type;
486f107e4cSmasakazu.mochizuki.wd@hitachi.com 
496f107e4cSmasakazu.mochizuki.wd@hitachi.com 	cpu_type = rmobile_get_cpu_type();
506f107e4cSmasakazu.mochizuki.wd@hitachi.com 	if (cpu_type == 0x4A) {
516f107e4cSmasakazu.mochizuki.wd@hitachi.com 		writel(0x4D000000, CPG_PLL1CR);
526f107e4cSmasakazu.mochizuki.wd@hitachi.com 		writel(0x4F000000, CPG_PLL3CR);
536f107e4cSmasakazu.mochizuki.wd@hitachi.com 	}
546f107e4cSmasakazu.mochizuki.wd@hitachi.com 
556f107e4cSmasakazu.mochizuki.wd@hitachi.com 	/* Watchdog init */
566f107e4cSmasakazu.mochizuki.wd@hitachi.com 	writel(0xA5A5A500, &rwdt->rwtcsra);
576f107e4cSmasakazu.mochizuki.wd@hitachi.com 	writel(0xA5A5A500, &swdt->swtcsra);
58e9c891ffSMarek Vasut }
596f107e4cSmasakazu.mochizuki.wd@hitachi.com 
blanche_init_pfc(void)60e9c891ffSMarek Vasut static void blanche_init_pfc(void)
61e9c891ffSMarek Vasut {
62e9c891ffSMarek Vasut 	static const struct reg_config pfc_with_unlock[] = {
63e9c891ffSMarek Vasut 		{ 0x0004, 0x0bffffff },
64e9c891ffSMarek Vasut 		{ 0x0008, 0x002fffff },
65e9c891ffSMarek Vasut 		{ 0x0014, 0x00000fff },
66e9c891ffSMarek Vasut 		{ 0x0018, 0x00010fff },
67e9c891ffSMarek Vasut 		{ 0x001c, 0x00010fff },
68e9c891ffSMarek Vasut 		{ 0x0020, 0x00010fff },
69e9c891ffSMarek Vasut 		{ 0x0024, 0x00010fff },
70e9c891ffSMarek Vasut 		{ 0x0028, 0x00010fff },
71e9c891ffSMarek Vasut 		{ 0x002c, 0x04006000 },
72e9c891ffSMarek Vasut 		{ 0x0030, 0x303fefe0 },
73e9c891ffSMarek Vasut 		{ 0x0058, 0x0002000e },
74e9c891ffSMarek Vasut 	};
756f107e4cSmasakazu.mochizuki.wd@hitachi.com 
76e9c891ffSMarek Vasut 	static const struct reg_config pfc_without_unlock[] = {
77e9c891ffSMarek Vasut 		{ 0x0108, 0x00000000 },
78e9c891ffSMarek Vasut 		{ 0x010c, 0x0803FF40 },
79e9c891ffSMarek Vasut 		{ 0x0110, 0x0000FFFF },
80e9c891ffSMarek Vasut 		{ 0x0114, 0x00010FFF },
81e9c891ffSMarek Vasut 		{ 0x011c, 0x0001AFFF },
82e9c891ffSMarek Vasut 		{ 0x0124, 0x0001CFFF },
83e9c891ffSMarek Vasut 		{ 0x0128, 0xC0438001 },
84e9c891ffSMarek Vasut 		{ 0x012c, 0x0FC00007 },
85e9c891ffSMarek Vasut 	};
86e9c891ffSMarek Vasut 
87e9c891ffSMarek Vasut 	static const u32 pfc_base = 0xe6060000;
88e9c891ffSMarek Vasut 
89e9c891ffSMarek Vasut 	unsigned int i;
90e9c891ffSMarek Vasut 
91e9c891ffSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(pfc_with_unlock); i++) {
92e9c891ffSMarek Vasut 		writel(~pfc_with_unlock[i].val, pfc_base);
93e9c891ffSMarek Vasut 		writel(pfc_with_unlock[i].val,
94e9c891ffSMarek Vasut 		       pfc_base | pfc_with_unlock[i].off);
95e9c891ffSMarek Vasut 	}
96e9c891ffSMarek Vasut 
97e9c891ffSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(pfc_without_unlock); i++)
98e9c891ffSMarek Vasut 		writel(pfc_without_unlock[i].val,
99e9c891ffSMarek Vasut 		       pfc_base | pfc_without_unlock[i].off);
100e9c891ffSMarek Vasut }
101e9c891ffSMarek Vasut 
blanche_init_lbsc(void)102e9c891ffSMarek Vasut static void blanche_init_lbsc(void)
103e9c891ffSMarek Vasut {
104e9c891ffSMarek Vasut 	static const struct reg_config lbsc_config[] = {
105e9c891ffSMarek Vasut 		{ 0x00, 0x00000020 },
106e9c891ffSMarek Vasut 		{ 0x08, 0x00002020 },
107e9c891ffSMarek Vasut 		{ 0x30, 0x2a103320 },
108e9c891ffSMarek Vasut 		{ 0x38, 0x19102110 },
109e9c891ffSMarek Vasut 	};
110e9c891ffSMarek Vasut 
111e9c891ffSMarek Vasut 	static const u32 lbsc_base = 0xfec00200;
112e9c891ffSMarek Vasut 
113e9c891ffSMarek Vasut 	unsigned int i;
114e9c891ffSMarek Vasut 
115e9c891ffSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(lbsc_config); i++) {
116e9c891ffSMarek Vasut 		writel(lbsc_config[i].val,
117e9c891ffSMarek Vasut 		       lbsc_base | lbsc_config[i].off);
118e9c891ffSMarek Vasut 		writel(lbsc_config[i].val,
119e9c891ffSMarek Vasut 		       lbsc_base | (lbsc_config[i].off + 4));
120e9c891ffSMarek Vasut 	}
121e9c891ffSMarek Vasut }
1226f107e4cSmasakazu.mochizuki.wd@hitachi.com 
123e856bdcfSMasahiro Yamada #if defined(CONFIG_MTD_NOR_FLASH)
dbsc_wait(u16 reg)124e9c891ffSMarek Vasut static void dbsc_wait(u16 reg)
125e9c891ffSMarek Vasut {
126e9c891ffSMarek Vasut 	static const u32 dbsc3_0_base = DBSC3_0_BASE;
1276f107e4cSmasakazu.mochizuki.wd@hitachi.com 
128e9c891ffSMarek Vasut 	while (!(readl(dbsc3_0_base + reg) & BIT(0)))
129e9c891ffSMarek Vasut 		;
130e9c891ffSMarek Vasut }
1316f107e4cSmasakazu.mochizuki.wd@hitachi.com 
blanche_init_dbsc(void)132e9c891ffSMarek Vasut static void blanche_init_dbsc(void)
133e9c891ffSMarek Vasut {
134e9c891ffSMarek Vasut 	static const struct reg_config dbsc_config1[] = {
135e9c891ffSMarek Vasut 		{ 0x0280, 0x0000a55a },
136e9c891ffSMarek Vasut 		{ 0x0018, 0x21000000 },
137e9c891ffSMarek Vasut 		{ 0x0018, 0x11000000 },
138e9c891ffSMarek Vasut 		{ 0x0018, 0x10000000 },
139e9c891ffSMarek Vasut 		{ 0x0290, 0x00000001 },
140e9c891ffSMarek Vasut 		{ 0x02a0, 0x80000000 },
141e9c891ffSMarek Vasut 		{ 0x0290, 0x00000004 },
142e9c891ffSMarek Vasut 	};
1436f107e4cSmasakazu.mochizuki.wd@hitachi.com 
144e9c891ffSMarek Vasut 	static const struct reg_config dbsc_config2[] = {
145e9c891ffSMarek Vasut 		{ 0x0290, 0x00000006 },
146e9c891ffSMarek Vasut 		{ 0x02a0, 0x0001c000 },
147e9c891ffSMarek Vasut 	};
1486f107e4cSmasakazu.mochizuki.wd@hitachi.com 
149e9c891ffSMarek Vasut 	static const struct reg_config dbsc_config4[] = {
150e9c891ffSMarek Vasut 		{ 0x0290, 0x0000000f },
151e9c891ffSMarek Vasut 		{ 0x02a0, 0x00181ee4 },
152e9c891ffSMarek Vasut 		{ 0x0290, 0x00000010 },
153e9c891ffSMarek Vasut 		{ 0x02a0, 0xf00464db },
154e9c891ffSMarek Vasut 		{ 0x0290, 0x00000061 },
155e9c891ffSMarek Vasut 		{ 0x02a0, 0x0000008d },
156e9c891ffSMarek Vasut 		{ 0x0290, 0x00000001 },
157e9c891ffSMarek Vasut 		{ 0x02a0, 0x00000073 },
158e9c891ffSMarek Vasut 		{ 0x0020, 0x00000007 },
159e9c891ffSMarek Vasut 		{ 0x0024, 0x0f030a02 },
160e9c891ffSMarek Vasut 		{ 0x0030, 0x00000001 },
161e9c891ffSMarek Vasut 		{ 0x00b0, 0x00000000 },
162e9c891ffSMarek Vasut 		{ 0x0040, 0x0000000b },
163e9c891ffSMarek Vasut 		{ 0x0044, 0x00000008 },
164e9c891ffSMarek Vasut 		{ 0x0048, 0x00000000 },
165e9c891ffSMarek Vasut 		{ 0x0050, 0x0000000b },
166e9c891ffSMarek Vasut 		{ 0x0054, 0x000c000b },
167e9c891ffSMarek Vasut 		{ 0x0058, 0x00000027 },
168e9c891ffSMarek Vasut 		{ 0x005c, 0x0000001c },
169e9c891ffSMarek Vasut 		{ 0x0060, 0x00000006 },
170e9c891ffSMarek Vasut 		{ 0x0064, 0x00000020 },
171e9c891ffSMarek Vasut 		{ 0x0068, 0x00000008 },
172e9c891ffSMarek Vasut 		{ 0x006c, 0x0000000c },
173e9c891ffSMarek Vasut 		{ 0x0070, 0x00000009 },
174e9c891ffSMarek Vasut 		{ 0x0074, 0x00000012 },
175e9c891ffSMarek Vasut 		{ 0x0078, 0x000000d0 },
176e9c891ffSMarek Vasut 		{ 0x007c, 0x00140005 },
177e9c891ffSMarek Vasut 		{ 0x0080, 0x00050004 },
178e9c891ffSMarek Vasut 		{ 0x0084, 0x70233005 },
179e9c891ffSMarek Vasut 		{ 0x0088, 0x000c0000 },
180e9c891ffSMarek Vasut 		{ 0x008c, 0x00000300 },
181e9c891ffSMarek Vasut 		{ 0x0090, 0x00000040 },
182e9c891ffSMarek Vasut 		{ 0x0100, 0x00000001 },
183e9c891ffSMarek Vasut 		{ 0x00c0, 0x00020001 },
184e9c891ffSMarek Vasut 		{ 0x00c8, 0x20082004 },
185e9c891ffSMarek Vasut 		{ 0x0380, 0x00020002 },
186e9c891ffSMarek Vasut 		{ 0x0390, 0x0000001f },
187e9c891ffSMarek Vasut 	};
1886f107e4cSmasakazu.mochizuki.wd@hitachi.com 
189e9c891ffSMarek Vasut 	static const struct reg_config dbsc_config5[] = {
190e9c891ffSMarek Vasut 		{ 0x0244, 0x00000011 },
191e9c891ffSMarek Vasut 		{ 0x0290, 0x00000003 },
192e9c891ffSMarek Vasut 		{ 0x02a0, 0x0300c4e1 },
193e9c891ffSMarek Vasut 		{ 0x0290, 0x00000023 },
194e9c891ffSMarek Vasut 		{ 0x02a0, 0x00fcdb60 },
195e9c891ffSMarek Vasut 		{ 0x0290, 0x00000011 },
196e9c891ffSMarek Vasut 		{ 0x02a0, 0x1000040b },
197e9c891ffSMarek Vasut 		{ 0x0290, 0x00000012 },
198e9c891ffSMarek Vasut 		{ 0x02a0, 0x9d9cbb66 },
199e9c891ffSMarek Vasut 		{ 0x0290, 0x00000013 },
200e9c891ffSMarek Vasut 		{ 0x02a0, 0x1a868400 },
201e9c891ffSMarek Vasut 		{ 0x0290, 0x00000014 },
202e9c891ffSMarek Vasut 		{ 0x02a0, 0x300214d8 },
203e9c891ffSMarek Vasut 		{ 0x0290, 0x00000015 },
204e9c891ffSMarek Vasut 		{ 0x02a0, 0x00000d70 },
205e9c891ffSMarek Vasut 		{ 0x0290, 0x00000016 },
206e9c891ffSMarek Vasut 		{ 0x02a0, 0x00000004 },
207e9c891ffSMarek Vasut 		{ 0x0290, 0x00000017 },
208e9c891ffSMarek Vasut 		{ 0x02a0, 0x00000018 },
209e9c891ffSMarek Vasut 		{ 0x0290, 0x0000001a },
210e9c891ffSMarek Vasut 		{ 0x02a0, 0x910035c7 },
211e9c891ffSMarek Vasut 		{ 0x0290, 0x00000004 },
212e9c891ffSMarek Vasut 	};
2136f107e4cSmasakazu.mochizuki.wd@hitachi.com 
214e9c891ffSMarek Vasut 	static const struct reg_config dbsc_config6[] = {
215e9c891ffSMarek Vasut 		{ 0x0290, 0x00000001 },
216e9c891ffSMarek Vasut 		{ 0x02a0, 0x00000181 },
217e9c891ffSMarek Vasut 		{ 0x0018, 0x11000000 },
218e9c891ffSMarek Vasut 		{ 0x0290, 0x00000004 },
219e9c891ffSMarek Vasut 	};
2206f107e4cSmasakazu.mochizuki.wd@hitachi.com 
221e9c891ffSMarek Vasut 	static const struct reg_config dbsc_config7[] = {
222e9c891ffSMarek Vasut 		{ 0x0290, 0x00000001 },
223e9c891ffSMarek Vasut 		{ 0x02a0, 0x0000fe01 },
224e9c891ffSMarek Vasut 		{ 0x0304, 0x00000000 },
225e9c891ffSMarek Vasut 		{ 0x00f4, 0x01004c20 },
226e9c891ffSMarek Vasut 		{ 0x00f8, 0x014000aa },
227e9c891ffSMarek Vasut 		{ 0x00e0, 0x00000140 },
228e9c891ffSMarek Vasut 		{ 0x00e4, 0x00081860 },
229e9c891ffSMarek Vasut 		{ 0x00e8, 0x00010000 },
230e9c891ffSMarek Vasut 		{ 0x0290, 0x00000004 },
231e9c891ffSMarek Vasut 	};
2326f107e4cSmasakazu.mochizuki.wd@hitachi.com 
233e9c891ffSMarek Vasut 	static const struct reg_config dbsc_config8[] = {
234e9c891ffSMarek Vasut 		{ 0x0014, 0x00000001 },
235e9c891ffSMarek Vasut 		{ 0x0010, 0x00000001 },
236e9c891ffSMarek Vasut 		{ 0x0280, 0x00000000 },
237e9c891ffSMarek Vasut 	};
2386f107e4cSmasakazu.mochizuki.wd@hitachi.com 
239e9c891ffSMarek Vasut 	static const u32 dbsc3_0_base = DBSC3_0_BASE;
240e9c891ffSMarek Vasut 	unsigned int i;
2416f107e4cSmasakazu.mochizuki.wd@hitachi.com 
242e9c891ffSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config1); i++)
243e9c891ffSMarek Vasut 		writel(dbsc_config1[i].val, dbsc3_0_base | dbsc_config1[i].off);
2446f107e4cSmasakazu.mochizuki.wd@hitachi.com 
245e9c891ffSMarek Vasut 	dbsc_wait(0x2a0);
2466f107e4cSmasakazu.mochizuki.wd@hitachi.com 
247e9c891ffSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config2); i++)
248e9c891ffSMarek Vasut 		writel(dbsc_config2[i].val, dbsc3_0_base | dbsc_config2[i].off);
2496f107e4cSmasakazu.mochizuki.wd@hitachi.com 
250e9c891ffSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config4); i++)
251e9c891ffSMarek Vasut 		writel(dbsc_config4[i].val, dbsc3_0_base | dbsc_config4[i].off);
2526f107e4cSmasakazu.mochizuki.wd@hitachi.com 
253e9c891ffSMarek Vasut 	dbsc_wait(0x240);
2546f107e4cSmasakazu.mochizuki.wd@hitachi.com 
255e9c891ffSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config5); i++)
256e9c891ffSMarek Vasut 		writel(dbsc_config5[i].val, dbsc3_0_base | dbsc_config5[i].off);
2576f107e4cSmasakazu.mochizuki.wd@hitachi.com 
258e9c891ffSMarek Vasut 	dbsc_wait(0x2a0);
2596f107e4cSmasakazu.mochizuki.wd@hitachi.com 
260e9c891ffSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config6); i++)
261e9c891ffSMarek Vasut 		writel(dbsc_config6[i].val, dbsc3_0_base | dbsc_config6[i].off);
2626f107e4cSmasakazu.mochizuki.wd@hitachi.com 
263e9c891ffSMarek Vasut 	dbsc_wait(0x2a0);
2646f107e4cSmasakazu.mochizuki.wd@hitachi.com 
265e9c891ffSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config7); i++)
266e9c891ffSMarek Vasut 		writel(dbsc_config7[i].val, dbsc3_0_base | dbsc_config7[i].off);
2676f107e4cSmasakazu.mochizuki.wd@hitachi.com 
268e9c891ffSMarek Vasut 	dbsc_wait(0x2a0);
2696f107e4cSmasakazu.mochizuki.wd@hitachi.com 
270e9c891ffSMarek Vasut 	for (i = 0; i < ARRAY_SIZE(dbsc_config8); i++)
271e9c891ffSMarek Vasut 		writel(dbsc_config8[i].val, dbsc3_0_base | dbsc_config8[i].off);
2726f107e4cSmasakazu.mochizuki.wd@hitachi.com 
2736f107e4cSmasakazu.mochizuki.wd@hitachi.com }
2746f107e4cSmasakazu.mochizuki.wd@hitachi.com 
s_init_wait(volatile unsigned int cnt)275e9c891ffSMarek Vasut static void s_init_wait(volatile unsigned int cnt)
276e9c891ffSMarek Vasut {
277e9c891ffSMarek Vasut 	volatile u32 i = cnt * 0x10000;
278e9c891ffSMarek Vasut 
279e9c891ffSMarek Vasut 	while (i-- > 0)
280e9c891ffSMarek Vasut 		;
281e9c891ffSMarek Vasut }
282e9c891ffSMarek Vasut #endif
283e9c891ffSMarek Vasut 
s_init(void)284e9c891ffSMarek Vasut void s_init(void)
285e9c891ffSMarek Vasut {
286e9c891ffSMarek Vasut 	blanche_init_sys();
287e9c891ffSMarek Vasut 	qos_init();
288e9c891ffSMarek Vasut 	blanche_init_pfc();
289e9c891ffSMarek Vasut 	blanche_init_lbsc();
290e9c891ffSMarek Vasut #if defined(CONFIG_MTD_NOR_FLASH)
291e9c891ffSMarek Vasut 	s_init_wait(10);
292e9c891ffSMarek Vasut 	blanche_init_dbsc();
293e9c891ffSMarek Vasut #endif /* CONFIG_MTD_NOR_FLASH */
294e9c891ffSMarek Vasut }
2956f107e4cSmasakazu.mochizuki.wd@hitachi.com 
board_early_init_f(void)2966f107e4cSmasakazu.mochizuki.wd@hitachi.com int board_early_init_f(void)
2976f107e4cSmasakazu.mochizuki.wd@hitachi.com {
2986f107e4cSmasakazu.mochizuki.wd@hitachi.com 	/* TMU0 */
2996f107e4cSmasakazu.mochizuki.wd@hitachi.com 	mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
3006f107e4cSmasakazu.mochizuki.wd@hitachi.com 	/* QSPI */
3016f107e4cSmasakazu.mochizuki.wd@hitachi.com 	mstp_clrbits_le32(MSTPSR9, SMSTPCR9, QSPI_MSTP917);
3026f107e4cSmasakazu.mochizuki.wd@hitachi.com 
3036f107e4cSmasakazu.mochizuki.wd@hitachi.com 	return 0;
3046f107e4cSmasakazu.mochizuki.wd@hitachi.com }
3056f107e4cSmasakazu.mochizuki.wd@hitachi.com 
board_init(void)3066f107e4cSmasakazu.mochizuki.wd@hitachi.com int board_init(void)
3076f107e4cSmasakazu.mochizuki.wd@hitachi.com {
3086f107e4cSmasakazu.mochizuki.wd@hitachi.com 	/* adress of boot parameters */
3096f107e4cSmasakazu.mochizuki.wd@hitachi.com 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
3106f107e4cSmasakazu.mochizuki.wd@hitachi.com 
3116f107e4cSmasakazu.mochizuki.wd@hitachi.com 	return 0;
3126f107e4cSmasakazu.mochizuki.wd@hitachi.com }
3136f107e4cSmasakazu.mochizuki.wd@hitachi.com 
314e9c891ffSMarek Vasut /* Added for BLANCHE(R-CarV2H board) */
board_eth_init(bd_t * bis)3156f107e4cSmasakazu.mochizuki.wd@hitachi.com int board_eth_init(bd_t *bis)
3166f107e4cSmasakazu.mochizuki.wd@hitachi.com {
3176f107e4cSmasakazu.mochizuki.wd@hitachi.com 	int rc = 0;
3186f107e4cSmasakazu.mochizuki.wd@hitachi.com 
3196f107e4cSmasakazu.mochizuki.wd@hitachi.com #ifdef CONFIG_SMC911X
3206f107e4cSmasakazu.mochizuki.wd@hitachi.com 	struct eth_device *dev;
3216f107e4cSmasakazu.mochizuki.wd@hitachi.com 	uchar eth_addr[6];
3226f107e4cSmasakazu.mochizuki.wd@hitachi.com 
3236f107e4cSmasakazu.mochizuki.wd@hitachi.com 	rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
3246f107e4cSmasakazu.mochizuki.wd@hitachi.com 
325e9c891ffSMarek Vasut 	if (!eth_env_get_enetaddr("ethaddr", eth_addr)) {
3266f107e4cSmasakazu.mochizuki.wd@hitachi.com 		dev = eth_get_dev_by_index(0);
3276f107e4cSmasakazu.mochizuki.wd@hitachi.com 		if (dev) {
328e9c891ffSMarek Vasut 			eth_env_set_enetaddr("ethaddr", dev->enetaddr);
3296f107e4cSmasakazu.mochizuki.wd@hitachi.com 		} else {
3306f107e4cSmasakazu.mochizuki.wd@hitachi.com 			printf("blanche: Couldn't get eth device\n");
3316f107e4cSmasakazu.mochizuki.wd@hitachi.com 			rc = -1;
3326f107e4cSmasakazu.mochizuki.wd@hitachi.com 		}
3336f107e4cSmasakazu.mochizuki.wd@hitachi.com 	}
3346f107e4cSmasakazu.mochizuki.wd@hitachi.com 
3356f107e4cSmasakazu.mochizuki.wd@hitachi.com #endif
3366f107e4cSmasakazu.mochizuki.wd@hitachi.com 
3376f107e4cSmasakazu.mochizuki.wd@hitachi.com 	return rc;
3386f107e4cSmasakazu.mochizuki.wd@hitachi.com }
3396f107e4cSmasakazu.mochizuki.wd@hitachi.com 
dram_init(void)3406f107e4cSmasakazu.mochizuki.wd@hitachi.com int dram_init(void)
3416f107e4cSmasakazu.mochizuki.wd@hitachi.com {
342*12308b12SSiva Durga Prasad Paladugu 	if (fdtdec_setup_mem_size_base() != 0)
343e9c891ffSMarek Vasut 		return -EINVAL;
344e9c891ffSMarek Vasut 
345e9c891ffSMarek Vasut 	return 0;
346e9c891ffSMarek Vasut }
347e9c891ffSMarek Vasut 
dram_init_banksize(void)348e9c891ffSMarek Vasut int dram_init_banksize(void)
349e9c891ffSMarek Vasut {
350e9c891ffSMarek Vasut 	fdtdec_setup_memory_banksize();
3516f107e4cSmasakazu.mochizuki.wd@hitachi.com 
3526f107e4cSmasakazu.mochizuki.wd@hitachi.com 	return 0;
3536f107e4cSmasakazu.mochizuki.wd@hitachi.com }
3546f107e4cSmasakazu.mochizuki.wd@hitachi.com 
reset_cpu(ulong addr)3556f107e4cSmasakazu.mochizuki.wd@hitachi.com void reset_cpu(ulong addr)
3566f107e4cSmasakazu.mochizuki.wd@hitachi.com {
3576f107e4cSmasakazu.mochizuki.wd@hitachi.com }
358