1 /*
2  * (C) Copyright 2013-2015
3  * NVIDIA Corporation <www.nvidia.com>
4  *
5  * SPDX-License-Identifier: GPL-2.0+
6  */
7 
8 #ifndef _MAX77620_INIT_H_
9 #define _MAX77620_INIT_H_
10 
11 /* MAX77620-PMIC-specific early init regs */
12 
13 #define MAX77620_I2C_ADDR		0x78
14 #define MAX77620_I2C_ADDR_7BIT		0x3C
15 
16 #define MAX77620_SD0_REG		0x16
17 #define MAX77620_SD1_REG		0x17
18 #define MAX77620_SD2_REG		0x18
19 #define MAX77620_SD3_REG		0x19
20 #define MAX77620_CNFG2SD_REG		0x22
21 
22 #define MAX77620_CNFG1_L0_REG		0x23
23 #define MAX77620_CNFG2_L0_REG		0x24
24 #define MAX77620_CNFG1_L1_REG		0x25
25 #define MAX77620_CNFG2_L1_REG		0x26
26 #define MAX77620_CNFG1_L2_REG		0x27
27 #define MAX77620_CNFG2_L2_REG		0x28
28 #define MAX77620_CNFG1_L3_REG		0x29
29 #define MAX77620_CNFG2_L3_REG		0x2A
30 #define MAX77620_CNFG1_L4_REG		0x2B
31 #define MAX77620_CNFG2_L4_REG		0x2C
32 #define MAX77620_CNFG1_L5_REG		0x2D
33 #define MAX77620_CNFG2_L5_REG		0x2E
34 #define MAX77620_CNFG1_L6_REG		0x2F
35 #define MAX77620_CNFG2_L6_REG		0x30
36 #define MAX77620_CNFG1_L7_REG		0x31
37 #define MAX77620_CNFG2_L7_REG		0x32
38 #define MAX77620_CNFG1_L8_REG		0x33
39 #define MAX77620_CNFG2_L8_REG		0x34
40 #define MAX77620_CNFG3_LDO_REG		0x35
41 
42 #define MAX77620_GPIO0_REG		0x36
43 #define MAX77620_GPIO1_REG		0x37
44 #define MAX77620_GPIO2_REG		0x38
45 #define MAX77620_GPIO3_REG		0x39
46 #define MAX77620_GPIO4_REG		0x3A
47 #define MAX77620_GPIO5_REG		0x3B
48 #define MAX77620_GPIO6_REG		0x3C
49 #define MAX77620_GPIO7_REG		0x3D
50 #define MAX77620_GPIO_PUE_GPIO		0x3E
51 #define MAX77620_GPIO_PDE_GPIO		0x3F
52 
53 #define MAX77620_AME_GPIO		0x40
54 #define MAX77620_REG_ONOFF_CFG1		0x41
55 #define MAX77620_REG_ONOFF_CFG2		0x42
56 
57 #define MAX77620_CID0_REG		0x58
58 #define MAX77620_CID1_REG		0x59
59 #define MAX77620_CID2_REG		0x5A
60 #define MAX77620_CID3_REG		0x5B
61 #define MAX77620_CID4_REG		0x5C
62 #define MAX77620_CID5_REG		0x5D
63 
64 #define I2C_SEND_2_BYTES	0x0A02
65 
66 void pmic_enable_cpu_vdd(void);
67 
68 #endif	/* _MAX77620_INIT_H_ */
69