xref: /openbmc/u-boot/board/keymile/kmp204x/kmp204x.c (revision 9e414032)
1 /*
2  * (C) Copyright 2013 Keymile AG
3  * Valentin Longchamp <valentin.longchamp@keymile.com>
4  *
5  * Copyright 2011,2012 Freescale Semiconductor, Inc.
6  *
7  * SPDX-License-Identifier:	GPL-2.0+
8  */
9 
10 #include <common.h>
11 #include <command.h>
12 #include <netdev.h>
13 #include <linux/compiler.h>
14 #include <asm/mmu.h>
15 #include <asm/processor.h>
16 #include <asm/cache.h>
17 #include <asm/immap_85xx.h>
18 #include <asm/fsl_law.h>
19 #include <asm/fsl_serdes.h>
20 #include <asm/fsl_portals.h>
21 #include <asm/fsl_liodn.h>
22 #include <fm_eth.h>
23 
24 #include "../common/common.h"
25 #include "kmp204x.h"
26 
27 DECLARE_GLOBAL_DATA_PTR;
28 
29 int checkboard(void)
30 {
31 	printf("Board: Keymile %s\n", CONFIG_KM_BOARD_NAME);
32 
33 	return 0;
34 }
35 
36 /* I2C deblocking uses the algorithm defined in board/keymile/common/common.c
37  * 2 dedicated QRIO GPIOs externally pull the SCL and SDA lines
38  * For I2C only the low state is activly driven and high state is pulled-up
39  * by a resistor. Therefore the deblock GPIOs are used
40  *  -> as an active output to drive a low state
41  *  -> as an open-drain input to have a pulled-up high state
42  */
43 
44 /* QRIO GPIOs used for deblocking */
45 #define DEBLOCK_PORT1	GPIO_A
46 #define DEBLOCK_SCL1	20
47 #define DEBLOCK_SDA1	21
48 
49 /* By default deblock GPIOs are floating */
50 static void i2c_deblock_gpio_cfg(void)
51 {
52 	/* set I2C bus 1 deblocking GPIOs input, but 0 value for open drain */
53 	qrio_gpio_direction_input(DEBLOCK_PORT1, DEBLOCK_SCL1);
54 	qrio_gpio_direction_input(DEBLOCK_PORT1, DEBLOCK_SDA1);
55 
56 	qrio_set_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1, 0);
57 	qrio_set_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1, 0);
58 }
59 
60 void set_sda(int state)
61 {
62 	qrio_set_opendrain_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1, state);
63 }
64 
65 void set_scl(int state)
66 {
67 	qrio_set_opendrain_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1, state);
68 }
69 
70 int get_sda(void)
71 {
72 	return qrio_get_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1);
73 }
74 
75 int get_scl(void)
76 {
77 	return qrio_get_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1);
78 }
79 
80 
81 #define ZL30158_RST	8
82 #define ZL30343_RST	9
83 
84 int board_early_init_f(void)
85 {
86 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
87 
88 	/* board only uses the DDR_MCK0, so disable the DDR_MCK1/2/3 */
89 	setbits_be32(&gur->ddrclkdr, 0x001f000f);
90 
91 	/* take the Zarlinks out of reset as soon as possible */
92 	qrio_prst(ZL30158_RST, false, false);
93 	qrio_prst(ZL30343_RST, false, false);
94 
95 	/* and set their reset to power-up only */
96 	qrio_prstcfg(ZL30158_RST, PRSTCFG_POWUP_RST);
97 	qrio_prstcfg(ZL30343_RST, PRSTCFG_POWUP_RST);
98 
99 	return 0;
100 }
101 
102 int board_early_init_r(void)
103 {
104 	int ret = 0;
105 	/* Flush d-cache and invalidate i-cache of any FLASH data */
106 	flush_dcache();
107 	invalidate_icache();
108 
109 	set_liodns();
110 	setup_portals();
111 
112 	ret = trigger_fpga_config();
113 	if (ret)
114 		printf("error triggering PCIe FPGA config\n");
115 
116 	return ret;
117 }
118 
119 unsigned long get_board_sys_clk(unsigned long dummy)
120 {
121 	return 66666666;
122 }
123 
124 int misc_init_f(void)
125 {
126 	/* configure QRIO pis for i2c deblocking */
127 	i2c_deblock_gpio_cfg();
128 
129 	return 0;
130 }
131 
132 #define NUM_SRDS_BANKS	2
133 #define PHY_RST		15
134 
135 int misc_init_r(void)
136 {
137 	serdes_corenet_t *regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
138 	u32 expected[NUM_SRDS_BANKS] = {SRDS_PLLCR0_RFCK_SEL_100,
139 		SRDS_PLLCR0_RFCK_SEL_125};
140 	unsigned int i;
141 
142 	/* check SERDES reference clocks */
143 	for (i = 0; i < NUM_SRDS_BANKS; i++) {
144 		u32 actual = in_be32(&regs->bank[i].pllcr0);
145 		actual &= SRDS_PLLCR0_RFCK_SEL_MASK;
146 		if (actual != expected[i]) {
147 			printf("Warning: SERDES bank %u expects reference \
148 			       clock %sMHz, but actual is %sMHz\n", i + 1,
149 			       serdes_clock_to_string(expected[i]),
150 			       serdes_clock_to_string(actual));
151 		}
152 	}
153 
154 	/* take the mgmt eth phy out of reset */
155 	qrio_prst(PHY_RST, false, false);
156 
157 	return 0;
158 }
159 
160 #if defined(CONFIG_HUSH_INIT_VAR)
161 int hush_init_var(void)
162 {
163 	ivm_read_eeprom();
164 	return 0;
165 }
166 #endif
167 
168 #if defined(CONFIG_LAST_STAGE_INIT)
169 int last_stage_init(void)
170 {
171 	set_km_env();
172 	return 0;
173 }
174 #endif
175 
176 #ifdef CONFIG_SYS_DPAA_FMAN
177 void fdt_fixup_fman_mac_addresses(void *blob)
178 {
179 	int node, i, ret;
180 	char *tmp, *end;
181 	unsigned char mac_addr[6];
182 
183 	/* get the mac addr from env */
184 	tmp = getenv("ethaddr");
185 	if (!tmp) {
186 		printf("ethaddr env variable not defined\n");
187 		return;
188 	}
189 	for (i = 0; i < 6; i++) {
190 		mac_addr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
191 		if (tmp)
192 			tmp = (*end) ? end+1 : end;
193 	}
194 
195 	/* find the correct fdt ethernet path and correct it */
196 	node = fdt_path_offset(blob, "/soc/fman/ethernet@e8000");
197 	if (node < 0) {
198 		printf("no /soc/fman/ethernet path offset\n");
199 		return;
200 	}
201 	ret = fdt_setprop(blob, node, "local-mac-address", &mac_addr, 6);
202 	if (ret) {
203 		printf("error setting local-mac-address property\n");
204 		return;
205 	}
206 }
207 #endif
208 
209 void ft_board_setup(void *blob, bd_t *bd)
210 {
211 	phys_addr_t base;
212 	phys_size_t size;
213 
214 	ft_cpu_setup(blob, bd);
215 
216 	base = getenv_bootm_low();
217 	size = getenv_bootm_size();
218 
219 	fdt_fixup_memory(blob, (u64)base, (u64)size);
220 
221 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
222 	fdt_fixup_dr_usb(blob, bd);
223 #endif
224 
225 #ifdef CONFIG_PCI
226 	pci_of_setup(blob, bd);
227 #endif
228 
229 	fdt_fixup_liodn(blob);
230 #ifdef CONFIG_SYS_DPAA_FMAN
231 	fdt_fixup_fman_ethernet(blob);
232 	fdt_fixup_fman_mac_addresses(blob);
233 #endif
234 }
235