xref: /openbmc/u-boot/board/imgtec/malta/malta.c (revision bea12b78)
17a9d109bSPaul Burton /*
27a9d109bSPaul Burton  * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
3baf37f06SPaul Burton  * Copyright (C) 2013 Imagination Technologies
47a9d109bSPaul Burton  *
57a9d109bSPaul Burton  * SPDX-License-Identifier:	GPL-2.0
67a9d109bSPaul Burton  */
77a9d109bSPaul Burton 
87a9d109bSPaul Burton #include <common.h>
97a9d109bSPaul Burton #include <netdev.h>
1081f98bbdSPaul Burton #include <pci.h>
11baf37f06SPaul Burton #include <pci_gt64120.h>
12baf37f06SPaul Burton #include <pci_msc01.h>
133ced12a0SPaul Burton #include <rtc.h>
14baf37f06SPaul Burton #include <serial.h>
157a9d109bSPaul Burton 
167a9d109bSPaul Burton #include <asm/addrspace.h>
177a9d109bSPaul Burton #include <asm/io.h>
187a9d109bSPaul Burton #include <asm/malta.h>
197a9d109bSPaul Burton 
20a257f626SPaul Burton #include "superio.h"
21a257f626SPaul Burton 
22baf37f06SPaul Burton enum core_card {
23baf37f06SPaul Burton 	CORE_UNKNOWN,
24baf37f06SPaul Burton 	CORE_LV,
25baf37f06SPaul Burton 	CORE_FPGA6,
26baf37f06SPaul Burton };
27baf37f06SPaul Burton 
28baf37f06SPaul Burton enum sys_con {
29baf37f06SPaul Burton 	SYSCON_UNKNOWN,
30baf37f06SPaul Burton 	SYSCON_GT64120,
31baf37f06SPaul Burton 	SYSCON_MSC01,
32baf37f06SPaul Burton };
33baf37f06SPaul Burton 
34e0ada631SPaul Burton static void malta_lcd_puts(const char *str)
35e0ada631SPaul Burton {
36e0ada631SPaul Burton 	int i;
37e0ada631SPaul Burton 	void *reg = (void *)CKSEG1ADDR(MALTA_ASCIIPOS0);
38e0ada631SPaul Burton 
39e0ada631SPaul Burton 	/* print up to 8 characters of the string */
40e0ada631SPaul Burton 	for (i = 0; i < min(strlen(str), 8); i++) {
41e0ada631SPaul Burton 		__raw_writel(str[i], reg);
42e0ada631SPaul Burton 		reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
43e0ada631SPaul Burton 	}
44e0ada631SPaul Burton 
45e0ada631SPaul Burton 	/* fill the rest of the display with spaces */
46e0ada631SPaul Burton 	for (; i < 8; i++) {
47e0ada631SPaul Burton 		__raw_writel(' ', reg);
48e0ada631SPaul Burton 		reg += MALTA_ASCIIPOS1 - MALTA_ASCIIPOS0;
49e0ada631SPaul Burton 	}
50e0ada631SPaul Burton }
51e0ada631SPaul Burton 
52baf37f06SPaul Burton static enum core_card malta_core_card(void)
53baf37f06SPaul Burton {
54baf37f06SPaul Burton 	u32 corid, rev;
55baf37f06SPaul Burton 
56baf37f06SPaul Burton 	rev = __raw_readl(CKSEG1ADDR(MALTA_REVISION));
57baf37f06SPaul Burton 	corid = (rev & MALTA_REVISION_CORID_MSK) >> MALTA_REVISION_CORID_SHF;
58baf37f06SPaul Burton 
59baf37f06SPaul Burton 	switch (corid) {
60baf37f06SPaul Burton 	case MALTA_REVISION_CORID_CORE_LV:
61baf37f06SPaul Burton 		return CORE_LV;
62baf37f06SPaul Burton 
63baf37f06SPaul Burton 	case MALTA_REVISION_CORID_CORE_FPGA6:
64baf37f06SPaul Burton 		return CORE_FPGA6;
65baf37f06SPaul Burton 
66baf37f06SPaul Burton 	default:
67baf37f06SPaul Burton 		return CORE_UNKNOWN;
68baf37f06SPaul Burton 	}
69baf37f06SPaul Burton }
70baf37f06SPaul Burton 
71baf37f06SPaul Burton static enum sys_con malta_sys_con(void)
72baf37f06SPaul Burton {
73baf37f06SPaul Burton 	switch (malta_core_card()) {
74baf37f06SPaul Burton 	case CORE_LV:
75baf37f06SPaul Burton 		return SYSCON_GT64120;
76baf37f06SPaul Burton 
77baf37f06SPaul Burton 	case CORE_FPGA6:
78baf37f06SPaul Burton 		return SYSCON_MSC01;
79baf37f06SPaul Burton 
80baf37f06SPaul Burton 	default:
81baf37f06SPaul Burton 		return SYSCON_UNKNOWN;
82baf37f06SPaul Burton 	}
83baf37f06SPaul Burton }
84baf37f06SPaul Burton 
857a9d109bSPaul Burton phys_size_t initdram(int board_type)
867a9d109bSPaul Burton {
877a9d109bSPaul Burton 	return CONFIG_SYS_MEM_SIZE;
887a9d109bSPaul Burton }
897a9d109bSPaul Burton 
907a9d109bSPaul Burton int checkboard(void)
917a9d109bSPaul Burton {
92baf37f06SPaul Burton 	enum core_card core;
93baf37f06SPaul Burton 
94e0ada631SPaul Burton 	malta_lcd_puts("U-boot");
95baf37f06SPaul Burton 	puts("Board: MIPS Malta");
96baf37f06SPaul Burton 
97baf37f06SPaul Burton 	core = malta_core_card();
98baf37f06SPaul Burton 	switch (core) {
99baf37f06SPaul Burton 	case CORE_LV:
100baf37f06SPaul Burton 		puts(" CoreLV");
101baf37f06SPaul Burton 		break;
102baf37f06SPaul Burton 
103baf37f06SPaul Burton 	case CORE_FPGA6:
104baf37f06SPaul Burton 		puts(" CoreFPGA6");
105baf37f06SPaul Burton 		break;
106baf37f06SPaul Burton 
107baf37f06SPaul Burton 	default:
108baf37f06SPaul Burton 		puts(" CoreUnknown");
109baf37f06SPaul Burton 	}
110baf37f06SPaul Burton 
111baf37f06SPaul Burton 	putc('\n');
1127a9d109bSPaul Burton 	return 0;
1137a9d109bSPaul Burton }
1147a9d109bSPaul Burton 
1157a9d109bSPaul Burton int board_eth_init(bd_t *bis)
1167a9d109bSPaul Burton {
1177a9d109bSPaul Burton 	return pci_eth_init(bis);
1187a9d109bSPaul Burton }
1197a9d109bSPaul Burton 
1207a9d109bSPaul Burton void _machine_restart(void)
1217a9d109bSPaul Burton {
1227a9d109bSPaul Burton 	void __iomem *reset_base;
1237a9d109bSPaul Burton 
1247a9d109bSPaul Burton 	reset_base = (void __iomem *)CKSEG1ADDR(MALTA_RESET_BASE);
1257a9d109bSPaul Burton 	__raw_writel(GORESET, reset_base);
1267a9d109bSPaul Burton }
1277a9d109bSPaul Burton 
128a257f626SPaul Burton int board_early_init_f(void)
129a257f626SPaul Burton {
130baf37f06SPaul Burton 	void *io_base;
131baf37f06SPaul Burton 
132baf37f06SPaul Burton 	/* choose correct PCI I/O base */
133baf37f06SPaul Burton 	switch (malta_sys_con()) {
134baf37f06SPaul Burton 	case SYSCON_GT64120:
135baf37f06SPaul Burton 		io_base = (void *)CKSEG1ADDR(MALTA_GT_PCIIO_BASE);
136baf37f06SPaul Burton 		break;
137baf37f06SPaul Burton 
138baf37f06SPaul Burton 	case SYSCON_MSC01:
139baf37f06SPaul Burton 		io_base = (void *)CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE);
140baf37f06SPaul Burton 		break;
141baf37f06SPaul Burton 
142baf37f06SPaul Burton 	default:
143baf37f06SPaul Burton 		return -1;
144baf37f06SPaul Burton 	}
145baf37f06SPaul Burton 
146a257f626SPaul Burton 	/* setup FDC37M817 super I/O controller */
147baf37f06SPaul Burton 	malta_superio_init(io_base);
148a257f626SPaul Burton 
149a257f626SPaul Burton 	return 0;
150a257f626SPaul Burton }
151a257f626SPaul Burton 
1523ced12a0SPaul Burton int misc_init_r(void)
1533ced12a0SPaul Burton {
1543ced12a0SPaul Burton 	rtc_reset();
1553ced12a0SPaul Burton 
1563ced12a0SPaul Burton 	return 0;
1573ced12a0SPaul Burton }
1583ced12a0SPaul Burton 
159baf37f06SPaul Burton struct serial_device *default_serial_console(void)
160baf37f06SPaul Burton {
161baf37f06SPaul Burton 	switch (malta_sys_con()) {
162baf37f06SPaul Burton 	case SYSCON_GT64120:
163baf37f06SPaul Burton 		return &eserial1_device;
164baf37f06SPaul Burton 
165baf37f06SPaul Burton 	default:
166baf37f06SPaul Burton 	case SYSCON_MSC01:
167baf37f06SPaul Burton 		return &eserial2_device;
168baf37f06SPaul Burton 	}
169baf37f06SPaul Burton }
170baf37f06SPaul Burton 
1717a9d109bSPaul Burton void pci_init_board(void)
1727a9d109bSPaul Burton {
17381f98bbdSPaul Burton 	pci_dev_t bdf;
174*bea12b78SPaul Burton 	u32 val32;
175*bea12b78SPaul Burton 	u8 val8;
17681f98bbdSPaul Burton 
177baf37f06SPaul Burton 	switch (malta_sys_con()) {
178baf37f06SPaul Burton 	case SYSCON_GT64120:
179baf37f06SPaul Burton 		set_io_port_base(CKSEG1ADDR(MALTA_GT_PCIIO_BASE));
1807a9d109bSPaul Burton 
1817a9d109bSPaul Burton 		gt64120_pci_init((void *)CKSEG1ADDR(MALTA_GT_BASE),
1827a9d109bSPaul Burton 				 0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
1837a9d109bSPaul Burton 				 0x10000000, 0x10000000, 128 * 1024 * 1024,
1847a9d109bSPaul Burton 				 0x00000000, 0x00000000, 0x20000);
185baf37f06SPaul Burton 		break;
186baf37f06SPaul Burton 
187baf37f06SPaul Burton 	default:
188baf37f06SPaul Burton 	case SYSCON_MSC01:
189baf37f06SPaul Burton 		set_io_port_base(CKSEG1ADDR(MALTA_MSC01_PCIIO_BASE));
190baf37f06SPaul Burton 
191baf37f06SPaul Burton 		msc01_pci_init((void *)CKSEG1ADDR(MALTA_MSC01_PCI_BASE),
192baf37f06SPaul Burton 			       0x00000000, 0x00000000, CONFIG_SYS_MEM_SIZE,
193baf37f06SPaul Burton 			       MALTA_MSC01_PCIMEM_MAP,
194baf37f06SPaul Burton 			       CKSEG1ADDR(MALTA_MSC01_PCIMEM_BASE),
195baf37f06SPaul Burton 			       MALTA_MSC01_PCIMEM_SIZE, MALTA_MSC01_PCIIO_MAP,
196baf37f06SPaul Burton 			       0x00000000, MALTA_MSC01_PCIIO_SIZE);
197baf37f06SPaul Burton 		break;
198baf37f06SPaul Burton 	}
19981f98bbdSPaul Burton 
20081f98bbdSPaul Burton 	bdf = pci_find_device(PCI_VENDOR_ID_INTEL,
20181f98bbdSPaul Burton 			      PCI_DEVICE_ID_INTEL_82371AB_0, 0);
20281f98bbdSPaul Burton 	if (bdf == -1)
20381f98bbdSPaul Burton 		panic("Failed to find PIIX4 PCI bridge\n");
20481f98bbdSPaul Burton 
20581f98bbdSPaul Burton 	/* setup PCI interrupt routing */
20681f98bbdSPaul Burton 	pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCA, 10);
20781f98bbdSPaul Burton 	pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCB, 10);
20881f98bbdSPaul Burton 	pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCC, 11);
20981f98bbdSPaul Burton 	pci_write_config_byte(bdf, PCI_CFG_PIIX4_PIRQRCD, 11);
210*bea12b78SPaul Burton 
211*bea12b78SPaul Burton 	/* mux SERIRQ onto SERIRQ pin */
212*bea12b78SPaul Burton 	pci_read_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, &val32);
213*bea12b78SPaul Burton 	val32 |= PCI_CFG_PIIX4_GENCFG_SERIRQ;
214*bea12b78SPaul Burton 	pci_write_config_dword(bdf, PCI_CFG_PIIX4_GENCFG, val32);
215*bea12b78SPaul Burton 
216*bea12b78SPaul Burton 	/* enable SERIRQ - Linux currently depends upon this */
217*bea12b78SPaul Burton 	pci_read_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, &val8);
218*bea12b78SPaul Burton 	val8 |= PCI_CFG_PIIX4_SERIRQC_EN | PCI_CFG_PIIX4_SERIRQC_CONT;
219*bea12b78SPaul Burton 	pci_write_config_byte(bdf, PCI_CFG_PIIX4_SERIRQC, val8);
2207a9d109bSPaul Burton }
221