xref: /openbmc/u-boot/board/gumstix/pepper/mux.c (revision e8f80a5a)
1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
22d92ba84SAsh Charles /*
32d92ba84SAsh Charles  * Muxing for Gumstix Pepper and AM335x-based boards
42d92ba84SAsh Charles  *
52d92ba84SAsh Charles  * Copyright (C) 2014, Gumstix, Incorporated - http://www.gumstix.com/
62d92ba84SAsh Charles  */
72d92ba84SAsh Charles #include <common.h>
82d92ba84SAsh Charles #include <asm/arch/sys_proto.h>
92d92ba84SAsh Charles #include <asm/arch/hardware.h>
102d92ba84SAsh Charles #include <asm/arch/mux.h>
112d92ba84SAsh Charles #include <asm/io.h>
122d92ba84SAsh Charles #include <i2c.h>
132d92ba84SAsh Charles #include "board.h"
142d92ba84SAsh Charles 
152d92ba84SAsh Charles static struct module_pin_mux uart0_pin_mux[] = {
162d92ba84SAsh Charles 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},  /* UART0_RXD */
172d92ba84SAsh Charles 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},              /* UART0_TXD */
182d92ba84SAsh Charles 	{-1},
192d92ba84SAsh Charles };
202d92ba84SAsh Charles 
212d92ba84SAsh Charles static struct module_pin_mux mmc0_pin_mux[] = {
222d92ba84SAsh Charles 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},  /* MMC0_DAT3 */
232d92ba84SAsh Charles 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},  /* MMC0_DAT2 */
242d92ba84SAsh Charles 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},  /* MMC0_DAT1 */
252d92ba84SAsh Charles 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},  /* MMC0_DAT0 */
262d92ba84SAsh Charles 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},   /* MMC0_CLK */
272d92ba84SAsh Charles 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},   /* MMC0_CMD */
282d92ba84SAsh Charles 	{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)},   /* MMC0_CD */
292d92ba84SAsh Charles 	{-1},
302d92ba84SAsh Charles };
312d92ba84SAsh Charles 
322d92ba84SAsh Charles static struct module_pin_mux i2c0_pin_mux[] = {
332d92ba84SAsh Charles 	/* I2C_DATA */
342d92ba84SAsh Charles 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
352d92ba84SAsh Charles 	/* I2C_SCLK */
362d92ba84SAsh Charles 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
372d92ba84SAsh Charles 	{-1},
382d92ba84SAsh Charles };
392d92ba84SAsh Charles 
402d92ba84SAsh Charles static struct module_pin_mux rgmii1_pin_mux[] = {
412d92ba84SAsh Charles 	{OFFSET(mii1_txen), MODE(2)},                   /* RGMII1_TCTL */
422d92ba84SAsh Charles 	{OFFSET(mii1_rxdv), MODE(2) | RXACTIVE},        /* RGMII1_RCTL */
432d92ba84SAsh Charles 	{OFFSET(mii1_txd3), MODE(2)},                   /* RGMII1_TD3 */
442d92ba84SAsh Charles 	{OFFSET(mii1_txd2), MODE(2)},                   /* RGMII1_TD2 */
452d92ba84SAsh Charles 	{OFFSET(mii1_txd1), MODE(2)},                   /* RGMII1_TD1 */
462d92ba84SAsh Charles 	{OFFSET(mii1_txd0), MODE(2)},                   /* RGMII1_TD0 */
472d92ba84SAsh Charles 	{OFFSET(mii1_txclk), MODE(2)},                  /* RGMII1_TCLK */
482d92ba84SAsh Charles 	{OFFSET(mii1_rxclk), MODE(2) | RXACTIVE},       /* RGMII1_RCLK */
492d92ba84SAsh Charles 	{OFFSET(mii1_rxd3), MODE(2) | RXACTIVE},        /* RGMII1_RD3 */
502d92ba84SAsh Charles 	{OFFSET(mii1_rxd2), MODE(2) | RXACTIVE},        /* RGMII1_RD2 */
512d92ba84SAsh Charles 	{OFFSET(mii1_rxd1), MODE(2) | RXACTIVE},        /* RGMII1_RD1 */
522d92ba84SAsh Charles 	{OFFSET(mii1_rxd0), MODE(2) | RXACTIVE},        /* RGMII1_RD0 */
532d92ba84SAsh Charles 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
542d92ba84SAsh Charles 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},        /* MDIO_CLK */
552d92ba84SAsh Charles 	{OFFSET(rmii1_refclk), MODE(7) | RXACTIVE},     /* ETH_INT */
562d92ba84SAsh Charles 	{OFFSET(mii1_col), MODE(7) | PULLUP_EN},        /* PHY_NRESET */
572d92ba84SAsh Charles 	{OFFSET(xdma_event_intr1), MODE(3)},
582d92ba84SAsh Charles 	{-1},
592d92ba84SAsh Charles };
602d92ba84SAsh Charles 
enable_uart0_pin_mux(void)612d92ba84SAsh Charles void enable_uart0_pin_mux(void)
622d92ba84SAsh Charles {
632d92ba84SAsh Charles 	configure_module_pin_mux(uart0_pin_mux);
642d92ba84SAsh Charles }
652d92ba84SAsh Charles 
enable_i2c0_pin_mux(void)665e90470aSAdam YH Lee void enable_i2c0_pin_mux(void)
675e90470aSAdam YH Lee {
685e90470aSAdam YH Lee 	configure_module_pin_mux(i2c0_pin_mux);
695e90470aSAdam YH Lee }
705e90470aSAdam YH Lee 
712d92ba84SAsh Charles /*
722d92ba84SAsh Charles  * Do board-specific muxes.
732d92ba84SAsh Charles  */
enable_board_pin_mux(void)742d92ba84SAsh Charles void enable_board_pin_mux(void)
752d92ba84SAsh Charles {
762d92ba84SAsh Charles 	/* I2C0 */
772d92ba84SAsh Charles 	configure_module_pin_mux(i2c0_pin_mux);
782d92ba84SAsh Charles 	/* SD Card */
792d92ba84SAsh Charles 	configure_module_pin_mux(mmc0_pin_mux);
802d92ba84SAsh Charles 	/* Ethernet pinmux. */
812d92ba84SAsh Charles 	configure_module_pin_mux(rgmii1_pin_mux);
822d92ba84SAsh Charles }
83