1*83d290c5STom Rini // SPDX-License-Identifier: GPL-2.0+
28c653124SAlison Wang /*
38c653124SAlison Wang  * Copyright 2013 Freescale Semiconductor, Inc.
48c653124SAlison Wang  */
58c653124SAlison Wang 
68c653124SAlison Wang #include <common.h>
78c653124SAlison Wang #include <asm/io.h>
88c653124SAlison Wang #include <asm/arch/imx-regs.h>
98c653124SAlison Wang #include <asm/arch/iomux-vf610.h>
10c7ea243cSSanchayan Maity #include <asm/arch/ddrmc-vf610.h>
118c653124SAlison Wang #include <asm/arch/crm_regs.h>
128c653124SAlison Wang #include <asm/arch/clock.h>
138c653124SAlison Wang #include <mmc.h>
148c653124SAlison Wang #include <fsl_esdhc.h>
158c653124SAlison Wang #include <miiphy.h>
168c653124SAlison Wang #include <netdev.h>
171221b3d7SAlison Wang #include <i2c.h>
188c653124SAlison Wang 
198c653124SAlison Wang DECLARE_GLOBAL_DATA_PTR;
208c653124SAlison Wang 
218c653124SAlison Wang #define UART_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
228c653124SAlison Wang 			PAD_CTL_DSE_25ohm | PAD_CTL_OBE_IBE_ENABLE)
238c653124SAlison Wang 
248c653124SAlison Wang #define ESDHC_PAD_CTRL	(PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_HIGH | \
258c653124SAlison Wang 			PAD_CTL_DSE_20ohm | PAD_CTL_OBE_IBE_ENABLE)
268c653124SAlison Wang 
278c653124SAlison Wang #define ENET_PAD_CTRL	(PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_HIGH | \
288c653124SAlison Wang 			PAD_CTL_DSE_50ohm | PAD_CTL_OBE_IBE_ENABLE)
298c653124SAlison Wang 
303f353cecSAlbert ARIBAUD \\(3ADEV\\) static struct ddrmc_cr_setting vf610twr_cr_settings[] = {
313f353cecSAlbert ARIBAUD \\(3ADEV\\) 	/* levelling */
323f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR97_WRLVL_EN, 97 },
333f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR98_WRLVL_DL_0(0), 98 },
343f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR99_WRLVL_DL_1(0), 99 },
353f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR102_RDLVL_REG_EN | DDRMC_CR102_RDLVL_GT_REGEN, 102 },
363f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR105_RDLVL_DL_0(0), 105 },
373f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR106_RDLVL_GTDL_0(4), 106 },
383f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR110_RDLVL_DL_1(0) | DDRMC_CR110_RDLVL_GTDL_1(4), 110 },
393f353cecSAlbert ARIBAUD \\(3ADEV\\) 	/* AXI */
403f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR117_AXI0_W_PRI(0) | DDRMC_CR117_AXI0_R_PRI(0), 117 },
413f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR118_AXI1_W_PRI(1) | DDRMC_CR118_AXI1_R_PRI(1), 118 },
423f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR120_AXI0_PRI1_RPRI(2) |
433f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR120_AXI0_PRI0_RPRI(2), 120 },
443f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR121_AXI0_PRI3_RPRI(2) |
453f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR121_AXI0_PRI2_RPRI(2), 121 },
463f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR122_AXI1_PRI1_RPRI(1) | DDRMC_CR122_AXI1_PRI0_RPRI(1) |
473f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR122_AXI0_PRIRLX(100), 122 },
483f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR123_AXI1_P_ODR_EN | DDRMC_CR123_AXI1_PRI3_RPRI(1) |
493f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR123_AXI1_PRI2_RPRI(1), 123 },
503f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR124_AXI1_PRIRLX(100), 124 },
513f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR126_PHY_RDLAT(8), 126 },
523f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR132_WRLAT_ADJ(5) |
533f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR132_RDLAT_ADJ(6), 132 },
543f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR137_PHYCTL_DL(2), 137 },
553f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR138_PHY_WRLV_MXDL(256) |
563f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR138_PHYDRAM_CK_EN(1), 138 },
573f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR139_PHY_WRLV_RESPLAT(4) | DDRMC_CR139_PHY_WRLV_LOAD(7) |
583f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR139_PHY_WRLV_DLL(3) |
593f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR139_PHY_WRLV_EN(3), 139 },
603f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR140_PHY_WRLV_WW(64), 140 },
613f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR143_RDLV_GAT_MXDL(1536) |
623f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR143_RDLV_MXDL(128), 143 },
633f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR144_PHY_RDLVL_RES(4) | DDRMC_CR144_PHY_RDLV_LOAD(7) |
643f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR144_PHY_RDLV_DLL(3) |
653f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR144_PHY_RDLV_EN(3), 144 },
663f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR145_PHY_RDLV_RR(64), 145 },
673f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR146_PHY_RDLVL_RESP(64), 146 },
683f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR147_RDLV_RESP_MASK(983040), 147 },
693f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR148_RDLV_GATE_RESP_MASK(983040), 148 },
703f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR151_RDLV_GAT_DQ_ZERO_CNT(1) |
713f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR151_RDLVL_DQ_ZERO_CNT(1), 151 },
723f353cecSAlbert ARIBAUD \\(3ADEV\\) 
733f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR154_PAD_ZQ_EARLY_CMP_EN_TIMER(13) |
743f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR154_PAD_ZQ_MODE(1) |
753f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR154_DDR_SEL_PAD_CONTR(3) |
763f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR154_PAD_ZQ_HW_FOR(1), 154 },
773f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR155_PAD_ODT_BYTE1(1) | DDRMC_CR155_PAD_ODT_BYTE0(1), 155 },
783f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR158_TWR(6), 158 },
793f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ DDRMC_CR161_ODT_EN(1) | DDRMC_CR161_TODTH_RD(2) |
803f353cecSAlbert ARIBAUD \\(3ADEV\\) 		   DDRMC_CR161_TODTH_WR(2), 161 },
813f353cecSAlbert ARIBAUD \\(3ADEV\\) 	/* end marker */
823f353cecSAlbert ARIBAUD \\(3ADEV\\) 	{ 0, -1 }
83c7ea243cSSanchayan Maity };
848c653124SAlison Wang 
dram_init(void)853f353cecSAlbert ARIBAUD \\(3ADEV\\) int dram_init(void)
863f353cecSAlbert ARIBAUD \\(3ADEV\\) {
87c7ea243cSSanchayan Maity 	static const struct ddr3_jedec_timings timings = {
88c7ea243cSSanchayan Maity 		.tinit             = 5,
89c7ea243cSSanchayan Maity 		.trst_pwron        = 80000,
90c7ea243cSSanchayan Maity 		.cke_inactive      = 200000,
91c7ea243cSSanchayan Maity 		.wrlat             = 5,
92c7ea243cSSanchayan Maity 		.caslat_lin        = 12,
93c7ea243cSSanchayan Maity 		.trc               = 21,
94c7ea243cSSanchayan Maity 		.trrd              = 4,
95c7ea243cSSanchayan Maity 		.tccd              = 4,
963f353cecSAlbert ARIBAUD \\(3ADEV\\) 		.tbst_int_interval = 0,
97c7ea243cSSanchayan Maity 		.tfaw              = 20,
98c7ea243cSSanchayan Maity 		.trp               = 6,
99c7ea243cSSanchayan Maity 		.twtr              = 4,
100c7ea243cSSanchayan Maity 		.tras_min          = 15,
101c7ea243cSSanchayan Maity 		.tmrd              = 4,
102c7ea243cSSanchayan Maity 		.trtp              = 4,
103c7ea243cSSanchayan Maity 		.tras_max          = 28080,
104c7ea243cSSanchayan Maity 		.tmod              = 12,
105c7ea243cSSanchayan Maity 		.tckesr            = 4,
106c7ea243cSSanchayan Maity 		.tcke              = 3,
107c7ea243cSSanchayan Maity 		.trcd_int          = 6,
1083f353cecSAlbert ARIBAUD \\(3ADEV\\) 		.tras_lockout      = 0,
109c7ea243cSSanchayan Maity 		.tdal              = 12,
1104b8cdd48SAnthony Felice 		.bstlen            = 3,
111c7ea243cSSanchayan Maity 		.tdll              = 512,
112c7ea243cSSanchayan Maity 		.trp_ab            = 6,
113c7ea243cSSanchayan Maity 		.tref              = 3120,
114c7ea243cSSanchayan Maity 		.trfc              = 44,
1153f353cecSAlbert ARIBAUD \\(3ADEV\\) 		.tref_int          = 0,
116c7ea243cSSanchayan Maity 		.tpdex             = 3,
117c7ea243cSSanchayan Maity 		.txpdll            = 10,
118c7ea243cSSanchayan Maity 		.txsnr             = 48,
119c7ea243cSSanchayan Maity 		.txsr              = 468,
120c7ea243cSSanchayan Maity 		.cksrx             = 5,
121c7ea243cSSanchayan Maity 		.cksre             = 5,
1223f353cecSAlbert ARIBAUD \\(3ADEV\\) 		.freq_chg_en       = 0,
123c7ea243cSSanchayan Maity 		.zqcl              = 256,
124c7ea243cSSanchayan Maity 		.zqinit            = 512,
125c7ea243cSSanchayan Maity 		.zqcs              = 64,
126c7ea243cSSanchayan Maity 		.ref_per_zq        = 64,
1273f353cecSAlbert ARIBAUD \\(3ADEV\\) 		.zqcs_rotate       = 0,
128c7ea243cSSanchayan Maity 		.aprebit           = 10,
1293f353cecSAlbert ARIBAUD \\(3ADEV\\) 		.cmd_age_cnt       = 64,
1303f353cecSAlbert ARIBAUD \\(3ADEV\\) 		.age_cnt           = 64,
1313f353cecSAlbert ARIBAUD \\(3ADEV\\) 		.q_fullness        = 7,
1323f353cecSAlbert ARIBAUD \\(3ADEV\\) 		.odt_rd_mapcs0     = 0,
1333f353cecSAlbert ARIBAUD \\(3ADEV\\) 		.odt_wr_mapcs0     = 1,
134c7ea243cSSanchayan Maity 		.wlmrd             = 40,
135c7ea243cSSanchayan Maity 		.wldqsen           = 25,
136c7ea243cSSanchayan Maity 	};
137c7ea243cSSanchayan Maity 
1383f353cecSAlbert ARIBAUD \\(3ADEV\\) 	ddrmc_setup_iomux(NULL, 0);
139c7ea243cSSanchayan Maity 
1403f353cecSAlbert ARIBAUD \\(3ADEV\\) 	ddrmc_ctrl_init_ddr3(&timings, vf610twr_cr_settings, NULL, 1, 3);
1418c653124SAlison Wang 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
1428c653124SAlison Wang 
1438c653124SAlison Wang 	return 0;
1448c653124SAlison Wang }
1458c653124SAlison Wang 
setup_iomux_uart(void)1468c653124SAlison Wang static void setup_iomux_uart(void)
1478c653124SAlison Wang {
1488c653124SAlison Wang 	static const iomux_v3_cfg_t uart1_pads[] = {
1498c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTB4__UART1_TX, UART_PAD_CTRL),
1508c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTB5__UART1_RX, UART_PAD_CTRL),
1518c653124SAlison Wang 	};
1528c653124SAlison Wang 
1538c653124SAlison Wang 	imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
1548c653124SAlison Wang }
1558c653124SAlison Wang 
setup_iomux_enet(void)1568c653124SAlison Wang static void setup_iomux_enet(void)
1578c653124SAlison Wang {
1588c653124SAlison Wang 	static const iomux_v3_cfg_t enet0_pads[] = {
1598c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTA6__RMII0_CLKIN, ENET_PAD_CTRL),
1608c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTC1__RMII0_MDIO, ENET_PAD_CTRL),
1618c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTC0__RMII0_MDC, ENET_PAD_CTRL),
1628c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTC2__RMII0_CRS_DV, ENET_PAD_CTRL),
1638c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTC3__RMII0_RD1, ENET_PAD_CTRL),
1648c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTC4__RMII0_RD0, ENET_PAD_CTRL),
1658c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTC5__RMII0_RXER, ENET_PAD_CTRL),
1668c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTC6__RMII0_TD1, ENET_PAD_CTRL),
1678c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTC7__RMII0_TD0, ENET_PAD_CTRL),
1688c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTC8__RMII0_TXEN, ENET_PAD_CTRL),
1698c653124SAlison Wang 	};
1708c653124SAlison Wang 
1718c653124SAlison Wang 	imx_iomux_v3_setup_multiple_pads(enet0_pads, ARRAY_SIZE(enet0_pads));
1728c653124SAlison Wang }
1738c653124SAlison Wang 
setup_iomux_i2c(void)1741221b3d7SAlison Wang static void setup_iomux_i2c(void)
1751221b3d7SAlison Wang {
1761221b3d7SAlison Wang 	static const iomux_v3_cfg_t i2c0_pads[] = {
1771221b3d7SAlison Wang 		VF610_PAD_PTB14__I2C0_SCL,
1781221b3d7SAlison Wang 		VF610_PAD_PTB15__I2C0_SDA,
1791221b3d7SAlison Wang 	};
1801221b3d7SAlison Wang 
1811221b3d7SAlison Wang 	imx_iomux_v3_setup_multiple_pads(i2c0_pads, ARRAY_SIZE(i2c0_pads));
1821221b3d7SAlison Wang }
1831221b3d7SAlison Wang 
184d6d07a9bSStefan Agner #ifdef CONFIG_NAND_VF610_NFC
setup_iomux_nfc(void)185d6d07a9bSStefan Agner static void setup_iomux_nfc(void)
186d6d07a9bSStefan Agner {
187d6d07a9bSStefan Agner 	static const iomux_v3_cfg_t nfc_pads[] = {
188d6d07a9bSStefan Agner 		VF610_PAD_PTD31__NF_IO15,
189d6d07a9bSStefan Agner 		VF610_PAD_PTD30__NF_IO14,
190d6d07a9bSStefan Agner 		VF610_PAD_PTD29__NF_IO13,
191d6d07a9bSStefan Agner 		VF610_PAD_PTD28__NF_IO12,
192d6d07a9bSStefan Agner 		VF610_PAD_PTD27__NF_IO11,
193d6d07a9bSStefan Agner 		VF610_PAD_PTD26__NF_IO10,
194d6d07a9bSStefan Agner 		VF610_PAD_PTD25__NF_IO9,
195d6d07a9bSStefan Agner 		VF610_PAD_PTD24__NF_IO8,
196d6d07a9bSStefan Agner 		VF610_PAD_PTD23__NF_IO7,
197d6d07a9bSStefan Agner 		VF610_PAD_PTD22__NF_IO6,
198d6d07a9bSStefan Agner 		VF610_PAD_PTD21__NF_IO5,
199d6d07a9bSStefan Agner 		VF610_PAD_PTD20__NF_IO4,
200d6d07a9bSStefan Agner 		VF610_PAD_PTD19__NF_IO3,
201d6d07a9bSStefan Agner 		VF610_PAD_PTD18__NF_IO2,
202d6d07a9bSStefan Agner 		VF610_PAD_PTD17__NF_IO1,
203d6d07a9bSStefan Agner 		VF610_PAD_PTD16__NF_IO0,
204d6d07a9bSStefan Agner 		VF610_PAD_PTB24__NF_WE_B,
205d6d07a9bSStefan Agner 		VF610_PAD_PTB25__NF_CE0_B,
206d6d07a9bSStefan Agner 		VF610_PAD_PTB27__NF_RE_B,
207d6d07a9bSStefan Agner 		VF610_PAD_PTC26__NF_RB_B,
208d6d07a9bSStefan Agner 		VF610_PAD_PTC27__NF_ALE,
209d6d07a9bSStefan Agner 		VF610_PAD_PTC28__NF_CLE
210d6d07a9bSStefan Agner 	};
211d6d07a9bSStefan Agner 
212d6d07a9bSStefan Agner 	imx_iomux_v3_setup_multiple_pads(nfc_pads, ARRAY_SIZE(nfc_pads));
213d6d07a9bSStefan Agner }
214d6d07a9bSStefan Agner #endif
215d6d07a9bSStefan Agner 
216d6d07a9bSStefan Agner 
setup_iomux_qspi(void)217cb6d04d6SChao Fu static void setup_iomux_qspi(void)
218cb6d04d6SChao Fu {
219cb6d04d6SChao Fu 	static const iomux_v3_cfg_t qspi0_pads[] = {
220cb6d04d6SChao Fu 		VF610_PAD_PTD0__QSPI0_A_QSCK,
221cb6d04d6SChao Fu 		VF610_PAD_PTD1__QSPI0_A_CS0,
222cb6d04d6SChao Fu 		VF610_PAD_PTD2__QSPI0_A_DATA3,
223cb6d04d6SChao Fu 		VF610_PAD_PTD3__QSPI0_A_DATA2,
224cb6d04d6SChao Fu 		VF610_PAD_PTD4__QSPI0_A_DATA1,
225cb6d04d6SChao Fu 		VF610_PAD_PTD5__QSPI0_A_DATA0,
226cb6d04d6SChao Fu 		VF610_PAD_PTD7__QSPI0_B_QSCK,
227cb6d04d6SChao Fu 		VF610_PAD_PTD8__QSPI0_B_CS0,
228cb6d04d6SChao Fu 		VF610_PAD_PTD9__QSPI0_B_DATA3,
229cb6d04d6SChao Fu 		VF610_PAD_PTD10__QSPI0_B_DATA2,
230cb6d04d6SChao Fu 		VF610_PAD_PTD11__QSPI0_B_DATA1,
231cb6d04d6SChao Fu 		VF610_PAD_PTD12__QSPI0_B_DATA0,
232cb6d04d6SChao Fu 	};
233cb6d04d6SChao Fu 
234cb6d04d6SChao Fu 	imx_iomux_v3_setup_multiple_pads(qspi0_pads, ARRAY_SIZE(qspi0_pads));
235cb6d04d6SChao Fu }
236cb6d04d6SChao Fu 
2378c653124SAlison Wang #ifdef CONFIG_FSL_ESDHC
2388c653124SAlison Wang struct fsl_esdhc_cfg esdhc_cfg[1] = {
2398c653124SAlison Wang 	{ESDHC1_BASE_ADDR},
2408c653124SAlison Wang };
2418c653124SAlison Wang 
board_mmc_getcd(struct mmc * mmc)2428c653124SAlison Wang int board_mmc_getcd(struct mmc *mmc)
2438c653124SAlison Wang {
2448c653124SAlison Wang 	/* eSDHC1 is always present */
2458c653124SAlison Wang 	return 1;
2468c653124SAlison Wang }
2478c653124SAlison Wang 
board_mmc_init(bd_t * bis)2488c653124SAlison Wang int board_mmc_init(bd_t *bis)
2498c653124SAlison Wang {
2508c653124SAlison Wang 	static const iomux_v3_cfg_t esdhc1_pads[] = {
2518c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTA24__ESDHC1_CLK, ESDHC_PAD_CTRL),
2528c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTA25__ESDHC1_CMD, ESDHC_PAD_CTRL),
2538c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTA26__ESDHC1_DAT0, ESDHC_PAD_CTRL),
2548c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTA27__ESDHC1_DAT1, ESDHC_PAD_CTRL),
2558c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTA28__ESDHC1_DAT2, ESDHC_PAD_CTRL),
2568c653124SAlison Wang 		NEW_PAD_CTRL(VF610_PAD_PTA29__ESDHC1_DAT3, ESDHC_PAD_CTRL),
2578c653124SAlison Wang 	};
2588c653124SAlison Wang 
2598c653124SAlison Wang 	esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
2608c653124SAlison Wang 
2618c653124SAlison Wang 	imx_iomux_v3_setup_multiple_pads(
2628c653124SAlison Wang 		esdhc1_pads, ARRAY_SIZE(esdhc1_pads));
2638c653124SAlison Wang 
2644a1c7b13SFabio Estevam 	return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
2658c653124SAlison Wang }
2668c653124SAlison Wang #endif
2678c653124SAlison Wang 
clock_init(void)2688c653124SAlison Wang static void clock_init(void)
2698c653124SAlison Wang {
2708c653124SAlison Wang 	struct ccm_reg *ccm = (struct ccm_reg *)CCM_BASE_ADDR;
2718c653124SAlison Wang 	struct anadig_reg *anadig = (struct anadig_reg *)ANADIG_BASE_ADDR;
2728c653124SAlison Wang 
2738c653124SAlison Wang 	clrsetbits_le32(&ccm->ccgr0, CCM_REG_CTRL_MASK,
2748c653124SAlison Wang 		CCM_CCGR0_UART1_CTRL_MASK);
2758c653124SAlison Wang 	clrsetbits_le32(&ccm->ccgr1, CCM_REG_CTRL_MASK,
2768c653124SAlison Wang 		CCM_CCGR1_PIT_CTRL_MASK | CCM_CCGR1_WDOGA5_CTRL_MASK);
2778c653124SAlison Wang 	clrsetbits_le32(&ccm->ccgr2, CCM_REG_CTRL_MASK,
2788c653124SAlison Wang 		CCM_CCGR2_IOMUXC_CTRL_MASK | CCM_CCGR2_PORTA_CTRL_MASK |
2798c653124SAlison Wang 		CCM_CCGR2_PORTB_CTRL_MASK | CCM_CCGR2_PORTC_CTRL_MASK |
280cb6d04d6SChao Fu 		CCM_CCGR2_PORTD_CTRL_MASK | CCM_CCGR2_PORTE_CTRL_MASK |
281cb6d04d6SChao Fu 		CCM_CCGR2_QSPI0_CTRL_MASK);
2828c653124SAlison Wang 	clrsetbits_le32(&ccm->ccgr3, CCM_REG_CTRL_MASK,
2838b4f9afaSStefan Agner 		CCM_CCGR3_ANADIG_CTRL_MASK | CCM_CCGR3_SCSC_CTRL_MASK);
2848c653124SAlison Wang 	clrsetbits_le32(&ccm->ccgr4, CCM_REG_CTRL_MASK,
2858c653124SAlison Wang 		CCM_CCGR4_WKUP_CTRL_MASK | CCM_CCGR4_CCM_CTRL_MASK |
2861221b3d7SAlison Wang 		CCM_CCGR4_GPC_CTRL_MASK | CCM_CCGR4_I2C0_CTRL_MASK);
2878c653124SAlison Wang 	clrsetbits_le32(&ccm->ccgr6, CCM_REG_CTRL_MASK,
2888c653124SAlison Wang 		CCM_CCGR6_OCOTP_CTRL_MASK | CCM_CCGR6_DDRMC_CTRL_MASK);
2898c653124SAlison Wang 	clrsetbits_le32(&ccm->ccgr7, CCM_REG_CTRL_MASK,
2908c653124SAlison Wang 		CCM_CCGR7_SDHC1_CTRL_MASK);
2918c653124SAlison Wang 	clrsetbits_le32(&ccm->ccgr9, CCM_REG_CTRL_MASK,
2928c653124SAlison Wang 		CCM_CCGR9_FEC0_CTRL_MASK | CCM_CCGR9_FEC1_CTRL_MASK);
293d6d07a9bSStefan Agner 	clrsetbits_le32(&ccm->ccgr10, CCM_REG_CTRL_MASK,
294d6d07a9bSStefan Agner 		CCM_CCGR10_NFC_CTRL_MASK);
2958c653124SAlison Wang 
2968c653124SAlison Wang 	clrsetbits_le32(&anadig->pll2_ctrl, ANADIG_PLL2_CTRL_POWERDOWN,
2978c653124SAlison Wang 		ANADIG_PLL2_CTRL_ENABLE | ANADIG_PLL2_CTRL_DIV_SELECT);
2988c653124SAlison Wang 	clrsetbits_le32(&anadig->pll1_ctrl, ANADIG_PLL1_CTRL_POWERDOWN,
2998c653124SAlison Wang 		ANADIG_PLL1_CTRL_ENABLE | ANADIG_PLL1_CTRL_DIV_SELECT);
3008c653124SAlison Wang 
3018c653124SAlison Wang 	clrsetbits_le32(&ccm->ccr, CCM_CCR_OSCNT_MASK,
3028c653124SAlison Wang 		CCM_CCR_FIRC_EN | CCM_CCR_OSCNT(5));
3038c653124SAlison Wang 	clrsetbits_le32(&ccm->ccsr, CCM_REG_CTRL_MASK,
3048c653124SAlison Wang 		CCM_CCSR_PLL1_PFD_CLK_SEL(3) | CCM_CCSR_PLL2_PFD4_EN |
3058c653124SAlison Wang 		CCM_CCSR_PLL2_PFD3_EN | CCM_CCSR_PLL2_PFD2_EN |
3068c653124SAlison Wang 		CCM_CCSR_PLL2_PFD1_EN | CCM_CCSR_PLL1_PFD4_EN |
3078c653124SAlison Wang 		CCM_CCSR_PLL1_PFD3_EN | CCM_CCSR_PLL1_PFD2_EN |
3088c653124SAlison Wang 		CCM_CCSR_PLL1_PFD1_EN | CCM_CCSR_DDRC_CLK_SEL(1) |
3098c653124SAlison Wang 		CCM_CCSR_FAST_CLK_SEL(1) | CCM_CCSR_SYS_CLK_SEL(4));
3108c653124SAlison Wang 	clrsetbits_le32(&ccm->cacrr, CCM_REG_CTRL_MASK,
3118c653124SAlison Wang 		CCM_CACRR_IPG_CLK_DIV(1) | CCM_CACRR_BUS_CLK_DIV(2) |
3128c653124SAlison Wang 		CCM_CACRR_ARM_CLK_DIV(0));
3138c653124SAlison Wang 	clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK,
314d6d07a9bSStefan Agner 		CCM_CSCMR1_ESDHC1_CLK_SEL(3) | CCM_CSCMR1_QSPI0_CLK_SEL(3) |
315d6d07a9bSStefan Agner 		CCM_CSCMR1_NFC_CLK_SEL(0));
3168c653124SAlison Wang 	clrsetbits_le32(&ccm->cscdr1, CCM_REG_CTRL_MASK,
3178c653124SAlison Wang 		CCM_CSCDR1_RMII_CLK_EN);
3188c653124SAlison Wang 	clrsetbits_le32(&ccm->cscdr2, CCM_REG_CTRL_MASK,
319d6d07a9bSStefan Agner 		CCM_CSCDR2_ESDHC1_EN | CCM_CSCDR2_ESDHC1_CLK_DIV(0) |
320d6d07a9bSStefan Agner 		CCM_CSCDR2_NFC_EN);
321cb6d04d6SChao Fu 	clrsetbits_le32(&ccm->cscdr3, CCM_REG_CTRL_MASK,
322cb6d04d6SChao Fu 		CCM_CSCDR3_QSPI0_EN | CCM_CSCDR3_QSPI0_DIV(1) |
323d6d07a9bSStefan Agner 		CCM_CSCDR3_QSPI0_X2_DIV(1) | CCM_CSCDR3_QSPI0_X4_DIV(3) |
324d6d07a9bSStefan Agner 		CCM_CSCDR3_NFC_PRE_DIV(5));
3258c653124SAlison Wang 	clrsetbits_le32(&ccm->cscmr2, CCM_REG_CTRL_MASK,
3268c653124SAlison Wang 		CCM_CSCMR2_RMII_CLK_SEL(0));
3278c653124SAlison Wang }
3288c653124SAlison Wang 
mscm_init(void)3298c653124SAlison Wang static void mscm_init(void)
3308c653124SAlison Wang {
3318c653124SAlison Wang 	struct mscm_ir *mscmir = (struct mscm_ir *)MSCM_IR_BASE_ADDR;
3328c653124SAlison Wang 	int i;
3338c653124SAlison Wang 
3348c653124SAlison Wang 	for (i = 0; i < MSCM_IRSPRC_NUM; i++)
3358c653124SAlison Wang 		writew(MSCM_IRSPRC_CP0_EN, &mscmir->irsprc[i]);
3368c653124SAlison Wang }
3378c653124SAlison Wang 
board_phy_config(struct phy_device * phydev)3388c653124SAlison Wang int board_phy_config(struct phy_device *phydev)
3398c653124SAlison Wang {
3408c653124SAlison Wang 	if (phydev->drv->config)
3418c653124SAlison Wang 		phydev->drv->config(phydev);
3428c653124SAlison Wang 
3438c653124SAlison Wang 	return 0;
3448c653124SAlison Wang }
3458c653124SAlison Wang 
board_early_init_f(void)3468c653124SAlison Wang int board_early_init_f(void)
3478c653124SAlison Wang {
3488c653124SAlison Wang 	clock_init();
3498c653124SAlison Wang 	mscm_init();
3508c653124SAlison Wang 
3518c653124SAlison Wang 	setup_iomux_uart();
3528c653124SAlison Wang 	setup_iomux_enet();
3531221b3d7SAlison Wang 	setup_iomux_i2c();
354cb6d04d6SChao Fu 	setup_iomux_qspi();
355d6d07a9bSStefan Agner #ifdef CONFIG_NAND_VF610_NFC
356d6d07a9bSStefan Agner 	setup_iomux_nfc();
357d6d07a9bSStefan Agner #endif
3588c653124SAlison Wang 
3598c653124SAlison Wang 	return 0;
3608c653124SAlison Wang }
3618c653124SAlison Wang 
board_init(void)3628c653124SAlison Wang int board_init(void)
3638c653124SAlison Wang {
3648b4f9afaSStefan Agner 	struct scsc_reg *scsc = (struct scsc_reg *)SCSC_BASE_ADDR;
3658b4f9afaSStefan Agner 
3668c653124SAlison Wang 	/* address of boot parameters */
3678c653124SAlison Wang 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
3688c653124SAlison Wang 
3698b4f9afaSStefan Agner 	/*
3708b4f9afaSStefan Agner 	 * Enable external 32K Oscillator
3718b4f9afaSStefan Agner 	 *
3728b4f9afaSStefan Agner 	 * The internal clock experiences significant drift
3738b4f9afaSStefan Agner 	 * so we must use the external oscillator in order
3748b4f9afaSStefan Agner 	 * to maintain correct time in the hwclock
3758b4f9afaSStefan Agner 	 */
3768b4f9afaSStefan Agner 	setbits_le32(&scsc->sosc_ctr, SCSC_SOSC_CTR_SOSC_EN);
3778b4f9afaSStefan Agner 
3788c653124SAlison Wang 	return 0;
3798c653124SAlison Wang }
3808c653124SAlison Wang 
checkboard(void)3818c653124SAlison Wang int checkboard(void)
3828c653124SAlison Wang {
3838c653124SAlison Wang 	puts("Board: vf610twr\n");
3848c653124SAlison Wang 
3858c653124SAlison Wang 	return 0;
3868c653124SAlison Wang }
387